grlib_irqmp.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * QEMU GRLIB IRQMP Emulator
  3. *
  4. * (Multiprocessor and extended interrupt not supported)
  5. *
  6. * Copyright (c) 2010-2019 AdaCore
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "hw/sysbus.h"
  28. #include "cpu.h"
  29. #include "hw/qdev-properties.h"
  30. #include "hw/sparc/grlib.h"
  31. #include "trace.h"
  32. #include "qapi/error.h"
  33. #include "qemu/module.h"
  34. #define IRQMP_MAX_CPU 16
  35. #define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
  36. /* Memory mapped register offsets */
  37. #define LEVEL_OFFSET 0x00
  38. #define PENDING_OFFSET 0x04
  39. #define FORCE0_OFFSET 0x08
  40. #define CLEAR_OFFSET 0x0C
  41. #define MP_STATUS_OFFSET 0x10
  42. #define BROADCAST_OFFSET 0x14
  43. #define MASK_OFFSET 0x40
  44. #define FORCE_OFFSET 0x80
  45. #define EXTENDED_OFFSET 0xC0
  46. #define GRLIB_IRQMP(obj) OBJECT_CHECK(IRQMP, (obj), TYPE_GRLIB_IRQMP)
  47. typedef struct IRQMPState IRQMPState;
  48. typedef struct IRQMP {
  49. SysBusDevice parent_obj;
  50. MemoryRegion iomem;
  51. void *set_pil_in;
  52. void *set_pil_in_opaque;
  53. IRQMPState *state;
  54. } IRQMP;
  55. struct IRQMPState {
  56. uint32_t level;
  57. uint32_t pending;
  58. uint32_t clear;
  59. uint32_t broadcast;
  60. uint32_t mask[IRQMP_MAX_CPU];
  61. uint32_t force[IRQMP_MAX_CPU];
  62. uint32_t extended[IRQMP_MAX_CPU];
  63. IRQMP *parent;
  64. };
  65. static void grlib_irqmp_check_irqs(IRQMPState *state)
  66. {
  67. uint32_t pend = 0;
  68. uint32_t level0 = 0;
  69. uint32_t level1 = 0;
  70. set_pil_in_fn set_pil_in;
  71. assert(state != NULL);
  72. assert(state->parent != NULL);
  73. /* IRQ for CPU 0 (no SMP support) */
  74. pend = (state->pending | state->force[0])
  75. & state->mask[0];
  76. level0 = pend & ~state->level;
  77. level1 = pend & state->level;
  78. trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
  79. state->mask[0], level1, level0);
  80. set_pil_in = (set_pil_in_fn)state->parent->set_pil_in;
  81. /* Trigger level1 interrupt first and level0 if there is no level1 */
  82. if (level1 != 0) {
  83. set_pil_in(state->parent->set_pil_in_opaque, level1);
  84. } else {
  85. set_pil_in(state->parent->set_pil_in_opaque, level0);
  86. }
  87. }
  88. static void grlib_irqmp_ack_mask(IRQMPState *state, uint32_t mask)
  89. {
  90. /* Clear registers */
  91. state->pending &= ~mask;
  92. state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
  93. grlib_irqmp_check_irqs(state);
  94. }
  95. void grlib_irqmp_ack(DeviceState *dev, int intno)
  96. {
  97. IRQMP *irqmp = GRLIB_IRQMP(dev);
  98. IRQMPState *state;
  99. uint32_t mask;
  100. state = irqmp->state;
  101. assert(state != NULL);
  102. intno &= 15;
  103. mask = 1 << intno;
  104. trace_grlib_irqmp_ack(intno);
  105. grlib_irqmp_ack_mask(state, mask);
  106. }
  107. void grlib_irqmp_set_irq(void *opaque, int irq, int level)
  108. {
  109. IRQMP *irqmp = GRLIB_IRQMP(opaque);
  110. IRQMPState *s;
  111. int i = 0;
  112. s = irqmp->state;
  113. assert(s != NULL);
  114. assert(s->parent != NULL);
  115. if (level) {
  116. trace_grlib_irqmp_set_irq(irq);
  117. if (s->broadcast & 1 << irq) {
  118. /* Broadcasted IRQ */
  119. for (i = 0; i < IRQMP_MAX_CPU; i++) {
  120. s->force[i] |= 1 << irq;
  121. }
  122. } else {
  123. s->pending |= 1 << irq;
  124. }
  125. grlib_irqmp_check_irqs(s);
  126. }
  127. }
  128. static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr,
  129. unsigned size)
  130. {
  131. IRQMP *irqmp = opaque;
  132. IRQMPState *state;
  133. assert(irqmp != NULL);
  134. state = irqmp->state;
  135. assert(state != NULL);
  136. addr &= 0xff;
  137. /* global registers */
  138. switch (addr) {
  139. case LEVEL_OFFSET:
  140. return state->level;
  141. case PENDING_OFFSET:
  142. return state->pending;
  143. case FORCE0_OFFSET:
  144. /* This register is an "alias" for the force register of CPU 0 */
  145. return state->force[0];
  146. case CLEAR_OFFSET:
  147. case MP_STATUS_OFFSET:
  148. /* Always read as 0 */
  149. return 0;
  150. case BROADCAST_OFFSET:
  151. return state->broadcast;
  152. default:
  153. break;
  154. }
  155. /* mask registers */
  156. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  157. int cpu = (addr - MASK_OFFSET) / 4;
  158. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  159. return state->mask[cpu];
  160. }
  161. /* force registers */
  162. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  163. int cpu = (addr - FORCE_OFFSET) / 4;
  164. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  165. return state->force[cpu];
  166. }
  167. /* extended (not supported) */
  168. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  169. int cpu = (addr - EXTENDED_OFFSET) / 4;
  170. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  171. return state->extended[cpu];
  172. }
  173. trace_grlib_irqmp_readl_unknown(addr);
  174. return 0;
  175. }
  176. static void grlib_irqmp_write(void *opaque, hwaddr addr,
  177. uint64_t value, unsigned size)
  178. {
  179. IRQMP *irqmp = opaque;
  180. IRQMPState *state;
  181. assert(irqmp != NULL);
  182. state = irqmp->state;
  183. assert(state != NULL);
  184. addr &= 0xff;
  185. /* global registers */
  186. switch (addr) {
  187. case LEVEL_OFFSET:
  188. value &= 0xFFFF << 1; /* clean up the value */
  189. state->level = value;
  190. return;
  191. case PENDING_OFFSET:
  192. /* Read Only */
  193. return;
  194. case FORCE0_OFFSET:
  195. /* This register is an "alias" for the force register of CPU 0 */
  196. value &= 0xFFFE; /* clean up the value */
  197. state->force[0] = value;
  198. grlib_irqmp_check_irqs(irqmp->state);
  199. return;
  200. case CLEAR_OFFSET:
  201. value &= ~1; /* clean up the value */
  202. grlib_irqmp_ack_mask(state, value);
  203. return;
  204. case MP_STATUS_OFFSET:
  205. /* Read Only (no SMP support) */
  206. return;
  207. case BROADCAST_OFFSET:
  208. value &= 0xFFFE; /* clean up the value */
  209. state->broadcast = value;
  210. return;
  211. default:
  212. break;
  213. }
  214. /* mask registers */
  215. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  216. int cpu = (addr - MASK_OFFSET) / 4;
  217. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  218. value &= ~1; /* clean up the value */
  219. state->mask[cpu] = value;
  220. grlib_irqmp_check_irqs(irqmp->state);
  221. return;
  222. }
  223. /* force registers */
  224. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  225. int cpu = (addr - FORCE_OFFSET) / 4;
  226. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  227. uint32_t force = value & 0xFFFE;
  228. uint32_t clear = (value >> 16) & 0xFFFE;
  229. uint32_t old = state->force[cpu];
  230. state->force[cpu] = (old | force) & ~clear;
  231. grlib_irqmp_check_irqs(irqmp->state);
  232. return;
  233. }
  234. /* extended (not supported) */
  235. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  236. int cpu = (addr - EXTENDED_OFFSET) / 4;
  237. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  238. value &= 0xF; /* clean up the value */
  239. state->extended[cpu] = value;
  240. return;
  241. }
  242. trace_grlib_irqmp_writel_unknown(addr, value);
  243. }
  244. static const MemoryRegionOps grlib_irqmp_ops = {
  245. .read = grlib_irqmp_read,
  246. .write = grlib_irqmp_write,
  247. .endianness = DEVICE_NATIVE_ENDIAN,
  248. .valid = {
  249. .min_access_size = 4,
  250. .max_access_size = 4,
  251. },
  252. };
  253. static void grlib_irqmp_reset(DeviceState *d)
  254. {
  255. IRQMP *irqmp = GRLIB_IRQMP(d);
  256. assert(irqmp->state != NULL);
  257. memset(irqmp->state, 0, sizeof *irqmp->state);
  258. irqmp->state->parent = irqmp;
  259. }
  260. static void grlib_irqmp_init(Object *obj)
  261. {
  262. IRQMP *irqmp = GRLIB_IRQMP(obj);
  263. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  264. memory_region_init_io(&irqmp->iomem, obj, &grlib_irqmp_ops, irqmp,
  265. "irqmp", IRQMP_REG_SIZE);
  266. irqmp->state = g_malloc0(sizeof *irqmp->state);
  267. sysbus_init_mmio(dev, &irqmp->iomem);
  268. }
  269. static void grlib_irqmp_realize(DeviceState *dev, Error **errp)
  270. {
  271. IRQMP *irqmp = GRLIB_IRQMP(dev);
  272. /* Check parameters */
  273. if (irqmp->set_pil_in == NULL) {
  274. error_setg(errp, "set_pil_in cannot be NULL.");
  275. }
  276. }
  277. static Property grlib_irqmp_properties[] = {
  278. DEFINE_PROP_PTR("set_pil_in", IRQMP, set_pil_in),
  279. DEFINE_PROP_PTR("set_pil_in_opaque", IRQMP, set_pil_in_opaque),
  280. DEFINE_PROP_END_OF_LIST(),
  281. };
  282. static void grlib_irqmp_class_init(ObjectClass *klass, void *data)
  283. {
  284. DeviceClass *dc = DEVICE_CLASS(klass);
  285. dc->reset = grlib_irqmp_reset;
  286. dc->props = grlib_irqmp_properties;
  287. /* Reason: pointer properties "set_pil_in", "set_pil_in_opaque" */
  288. dc->user_creatable = false;
  289. dc->realize = grlib_irqmp_realize;
  290. }
  291. static const TypeInfo grlib_irqmp_info = {
  292. .name = TYPE_GRLIB_IRQMP,
  293. .parent = TYPE_SYS_BUS_DEVICE,
  294. .instance_size = sizeof(IRQMP),
  295. .instance_init = grlib_irqmp_init,
  296. .class_init = grlib_irqmp_class_init,
  297. };
  298. static void grlib_irqmp_register_types(void)
  299. {
  300. type_register_static(&grlib_irqmp_info);
  301. }
  302. type_init(grlib_irqmp_register_types)