dino.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * HP-PARISC Dino PCI chipset emulation.
  3. *
  4. * (C) 2017 by Helge Deller <deller@gmx.de>
  5. *
  6. * This work is licensed under the GNU GPL license version 2 or later.
  7. *
  8. * Documentation available at:
  9. * https://parisc.wiki.kernel.org/images-parisc/9/91/Dino_ers.pdf
  10. * https://parisc.wiki.kernel.org/images-parisc/7/70/Dino_3_1_Errata.pdf
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/module.h"
  14. #include "qemu/units.h"
  15. #include "qapi/error.h"
  16. #include "cpu.h"
  17. #include "hw/irq.h"
  18. #include "hw/pci/pci.h"
  19. #include "hw/pci/pci_bus.h"
  20. #include "migration/vmstate.h"
  21. #include "hppa_sys.h"
  22. #include "exec/address-spaces.h"
  23. #define TYPE_DINO_PCI_HOST_BRIDGE "dino-pcihost"
  24. #define DINO_IAR0 0x004
  25. #define DINO_IODC 0x008
  26. #define DINO_IRR0 0x00C /* RO */
  27. #define DINO_IAR1 0x010
  28. #define DINO_IRR1 0x014 /* RO */
  29. #define DINO_IMR 0x018
  30. #define DINO_IPR 0x01C
  31. #define DINO_TOC_ADDR 0x020
  32. #define DINO_ICR 0x024
  33. #define DINO_ILR 0x028 /* RO */
  34. #define DINO_IO_COMMAND 0x030 /* WO */
  35. #define DINO_IO_STATUS 0x034 /* RO */
  36. #define DINO_IO_CONTROL 0x038
  37. #define DINO_IO_GSC_ERR_RESP 0x040 /* RO */
  38. #define DINO_IO_ERR_INFO 0x044 /* RO */
  39. #define DINO_IO_PCI_ERR_RESP 0x048 /* RO */
  40. #define DINO_IO_FBB_EN 0x05c
  41. #define DINO_IO_ADDR_EN 0x060
  42. #define DINO_PCI_CONFIG_ADDR 0x064
  43. #define DINO_PCI_CONFIG_DATA 0x068
  44. #define DINO_PCI_IO_DATA 0x06c
  45. #define DINO_PCI_MEM_DATA 0x070 /* Dino 3.x only */
  46. #define DINO_GSC2X_CONFIG 0x7b4 /* RO */
  47. #define DINO_GMASK 0x800
  48. #define DINO_PAMR 0x804
  49. #define DINO_PAPR 0x808
  50. #define DINO_DAMODE 0x80c
  51. #define DINO_PCICMD 0x810
  52. #define DINO_PCISTS 0x814 /* R/WC */
  53. #define DINO_MLTIM 0x81c
  54. #define DINO_BRDG_FEAT 0x820
  55. #define DINO_PCIROR 0x824
  56. #define DINO_PCIWOR 0x828
  57. #define DINO_TLTIM 0x830
  58. #define DINO_IRQS 11 /* bits 0-10 are architected */
  59. #define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
  60. #define DINO_LOCAL_IRQS (DINO_IRQS + 1)
  61. #define DINO_MASK_IRQ(x) (1 << (x))
  62. #define PCIINTA 0x001
  63. #define PCIINTB 0x002
  64. #define PCIINTC 0x004
  65. #define PCIINTD 0x008
  66. #define PCIINTE 0x010
  67. #define PCIINTF 0x020
  68. #define GSCEXTINT 0x040
  69. /* #define xxx 0x080 - bit 7 is "default" */
  70. /* #define xxx 0x100 - bit 8 not used */
  71. /* #define xxx 0x200 - bit 9 not used */
  72. #define RS232INT 0x400
  73. #define DINO_MEM_CHUNK_SIZE (8 * MiB)
  74. #define DINO_PCI_HOST_BRIDGE(obj) \
  75. OBJECT_CHECK(DinoState, (obj), TYPE_DINO_PCI_HOST_BRIDGE)
  76. typedef struct DinoState {
  77. PCIHostState parent_obj;
  78. /* PCI_CONFIG_ADDR is parent_obj.config_reg, via pci_host_conf_be_ops,
  79. so that we can map PCI_CONFIG_DATA to pci_host_data_be_ops. */
  80. uint32_t iar0;
  81. uint32_t iar1;
  82. uint32_t imr;
  83. uint32_t ipr;
  84. uint32_t icr;
  85. uint32_t ilr;
  86. uint32_t io_addr_en;
  87. uint32_t io_control;
  88. MemoryRegion this_mem;
  89. MemoryRegion pci_mem;
  90. MemoryRegion pci_mem_alias[32];
  91. AddressSpace bm_as;
  92. MemoryRegion bm;
  93. MemoryRegion bm_ram_alias;
  94. MemoryRegion bm_pci_alias;
  95. MemoryRegion bm_cpu_alias;
  96. MemoryRegion cpu0_eir_mem;
  97. } DinoState;
  98. /*
  99. * Dino can forward memory accesses from the CPU in the range between
  100. * 0xf0800000 and 0xff000000 to the PCI bus.
  101. */
  102. static void gsc_to_pci_forwarding(DinoState *s)
  103. {
  104. uint32_t io_addr_en, tmp;
  105. int enabled, i;
  106. tmp = extract32(s->io_control, 7, 2);
  107. enabled = (tmp == 0x01);
  108. io_addr_en = s->io_addr_en;
  109. memory_region_transaction_begin();
  110. for (i = 1; i < 31; i++) {
  111. MemoryRegion *mem = &s->pci_mem_alias[i];
  112. if (enabled && (io_addr_en & (1U << i))) {
  113. if (!memory_region_is_mapped(mem)) {
  114. uint32_t addr = 0xf0000000 + i * DINO_MEM_CHUNK_SIZE;
  115. memory_region_add_subregion(get_system_memory(), addr, mem);
  116. }
  117. } else if (memory_region_is_mapped(mem)) {
  118. memory_region_del_subregion(get_system_memory(), mem);
  119. }
  120. }
  121. memory_region_transaction_commit();
  122. }
  123. static bool dino_chip_mem_valid(void *opaque, hwaddr addr,
  124. unsigned size, bool is_write,
  125. MemTxAttrs attrs)
  126. {
  127. switch (addr) {
  128. case DINO_IAR0:
  129. case DINO_IAR1:
  130. case DINO_IRR0:
  131. case DINO_IRR1:
  132. case DINO_IMR:
  133. case DINO_IPR:
  134. case DINO_ICR:
  135. case DINO_ILR:
  136. case DINO_IO_CONTROL:
  137. case DINO_IO_ADDR_EN:
  138. case DINO_PCI_IO_DATA:
  139. return true;
  140. case DINO_PCI_IO_DATA + 2:
  141. return size <= 2;
  142. case DINO_PCI_IO_DATA + 1:
  143. case DINO_PCI_IO_DATA + 3:
  144. return size == 1;
  145. }
  146. return false;
  147. }
  148. static MemTxResult dino_chip_read_with_attrs(void *opaque, hwaddr addr,
  149. uint64_t *data, unsigned size,
  150. MemTxAttrs attrs)
  151. {
  152. DinoState *s = opaque;
  153. MemTxResult ret = MEMTX_OK;
  154. AddressSpace *io;
  155. uint16_t ioaddr;
  156. uint32_t val;
  157. switch (addr) {
  158. case DINO_PCI_IO_DATA ... DINO_PCI_IO_DATA + 3:
  159. /* Read from PCI IO space. */
  160. io = &address_space_io;
  161. ioaddr = s->parent_obj.config_reg + (addr & 3);
  162. switch (size) {
  163. case 1:
  164. val = address_space_ldub(io, ioaddr, attrs, &ret);
  165. break;
  166. case 2:
  167. val = address_space_lduw_be(io, ioaddr, attrs, &ret);
  168. break;
  169. case 4:
  170. val = address_space_ldl_be(io, ioaddr, attrs, &ret);
  171. break;
  172. default:
  173. g_assert_not_reached();
  174. }
  175. break;
  176. case DINO_IO_ADDR_EN:
  177. val = s->io_addr_en;
  178. break;
  179. case DINO_IO_CONTROL:
  180. val = s->io_control;
  181. break;
  182. case DINO_IAR0:
  183. val = s->iar0;
  184. break;
  185. case DINO_IAR1:
  186. val = s->iar1;
  187. break;
  188. case DINO_IMR:
  189. val = s->imr;
  190. break;
  191. case DINO_ICR:
  192. val = s->icr;
  193. break;
  194. case DINO_IPR:
  195. val = s->ipr;
  196. /* Any read to IPR clears the register. */
  197. s->ipr = 0;
  198. break;
  199. case DINO_ILR:
  200. val = s->ilr;
  201. break;
  202. case DINO_IRR0:
  203. val = s->ilr & s->imr & ~s->icr;
  204. break;
  205. case DINO_IRR1:
  206. val = s->ilr & s->imr & s->icr;
  207. break;
  208. default:
  209. /* Controlled by dino_chip_mem_valid above. */
  210. g_assert_not_reached();
  211. }
  212. *data = val;
  213. return ret;
  214. }
  215. static MemTxResult dino_chip_write_with_attrs(void *opaque, hwaddr addr,
  216. uint64_t val, unsigned size,
  217. MemTxAttrs attrs)
  218. {
  219. DinoState *s = opaque;
  220. AddressSpace *io;
  221. MemTxResult ret;
  222. uint16_t ioaddr;
  223. switch (addr) {
  224. case DINO_IO_DATA ... DINO_PCI_IO_DATA + 3:
  225. /* Write into PCI IO space. */
  226. io = &address_space_io;
  227. ioaddr = s->parent_obj.config_reg + (addr & 3);
  228. switch (size) {
  229. case 1:
  230. address_space_stb(io, ioaddr, val, attrs, &ret);
  231. break;
  232. case 2:
  233. address_space_stw_be(io, ioaddr, val, attrs, &ret);
  234. break;
  235. case 4:
  236. address_space_stl_be(io, ioaddr, val, attrs, &ret);
  237. break;
  238. default:
  239. g_assert_not_reached();
  240. }
  241. return ret;
  242. case DINO_IO_ADDR_EN:
  243. /* Never allow first (=firmware) and last (=Dino) areas. */
  244. s->io_addr_en = val & 0x7ffffffe;
  245. gsc_to_pci_forwarding(s);
  246. break;
  247. case DINO_IO_CONTROL:
  248. s->io_control = val;
  249. gsc_to_pci_forwarding(s);
  250. break;
  251. case DINO_IAR0:
  252. s->iar0 = val;
  253. break;
  254. case DINO_IAR1:
  255. s->iar1 = val;
  256. break;
  257. case DINO_IMR:
  258. s->imr = val;
  259. break;
  260. case DINO_ICR:
  261. s->icr = val;
  262. break;
  263. case DINO_IPR:
  264. /* Any write to IPR clears the register. */
  265. s->ipr = 0;
  266. break;
  267. case DINO_ILR:
  268. case DINO_IRR0:
  269. case DINO_IRR1:
  270. /* These registers are read-only. */
  271. break;
  272. default:
  273. /* Controlled by dino_chip_mem_valid above. */
  274. g_assert_not_reached();
  275. }
  276. return MEMTX_OK;
  277. }
  278. static const MemoryRegionOps dino_chip_ops = {
  279. .read_with_attrs = dino_chip_read_with_attrs,
  280. .write_with_attrs = dino_chip_write_with_attrs,
  281. .endianness = DEVICE_BIG_ENDIAN,
  282. .valid = {
  283. .min_access_size = 1,
  284. .max_access_size = 4,
  285. .accepts = dino_chip_mem_valid,
  286. },
  287. .impl = {
  288. .min_access_size = 1,
  289. .max_access_size = 4,
  290. },
  291. };
  292. static const VMStateDescription vmstate_dino = {
  293. .name = "Dino",
  294. .version_id = 1,
  295. .minimum_version_id = 1,
  296. .fields = (VMStateField[]) {
  297. VMSTATE_UINT32(iar0, DinoState),
  298. VMSTATE_UINT32(iar1, DinoState),
  299. VMSTATE_UINT32(imr, DinoState),
  300. VMSTATE_UINT32(ipr, DinoState),
  301. VMSTATE_UINT32(icr, DinoState),
  302. VMSTATE_UINT32(ilr, DinoState),
  303. VMSTATE_UINT32(io_addr_en, DinoState),
  304. VMSTATE_UINT32(io_control, DinoState),
  305. VMSTATE_END_OF_LIST()
  306. }
  307. };
  308. /* Unlike pci_config_data_le_ops, no check of high bit set in config_reg. */
  309. static uint64_t dino_config_data_read(void *opaque, hwaddr addr, unsigned len)
  310. {
  311. PCIHostState *s = opaque;
  312. return pci_data_read(s->bus, s->config_reg | (addr & 3), len);
  313. }
  314. static void dino_config_data_write(void *opaque, hwaddr addr,
  315. uint64_t val, unsigned len)
  316. {
  317. PCIHostState *s = opaque;
  318. pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
  319. }
  320. static const MemoryRegionOps dino_config_data_ops = {
  321. .read = dino_config_data_read,
  322. .write = dino_config_data_write,
  323. .endianness = DEVICE_LITTLE_ENDIAN,
  324. };
  325. static uint64_t dino_config_addr_read(void *opaque, hwaddr addr, unsigned len)
  326. {
  327. PCIHostState *s = opaque;
  328. return s->config_reg;
  329. }
  330. static void dino_config_addr_write(void *opaque, hwaddr addr,
  331. uint64_t val, unsigned len)
  332. {
  333. PCIHostState *s = opaque;
  334. s->config_reg = val & ~3U;
  335. }
  336. static const MemoryRegionOps dino_config_addr_ops = {
  337. .read = dino_config_addr_read,
  338. .write = dino_config_addr_write,
  339. .valid.min_access_size = 4,
  340. .valid.max_access_size = 4,
  341. .endianness = DEVICE_BIG_ENDIAN,
  342. };
  343. static AddressSpace *dino_pcihost_set_iommu(PCIBus *bus, void *opaque,
  344. int devfn)
  345. {
  346. DinoState *s = opaque;
  347. return &s->bm_as;
  348. }
  349. /*
  350. * Dino interrupts are connected as shown on Page 78, Table 23
  351. * (Little-endian bit numbers)
  352. * 0 PCI INTA
  353. * 1 PCI INTB
  354. * 2 PCI INTC
  355. * 3 PCI INTD
  356. * 4 PCI INTE
  357. * 5 PCI INTF
  358. * 6 GSC External Interrupt
  359. * 7 Bus Error for "less than fatal" mode
  360. * 8 PS2
  361. * 9 Unused
  362. * 10 RS232
  363. */
  364. static void dino_set_irq(void *opaque, int irq, int level)
  365. {
  366. DinoState *s = opaque;
  367. uint32_t bit = 1u << irq;
  368. uint32_t old_ilr = s->ilr;
  369. if (level) {
  370. uint32_t ena = bit & ~old_ilr;
  371. s->ipr |= ena;
  372. s->ilr = old_ilr | bit;
  373. if (ena & s->imr) {
  374. uint32_t iar = (ena & s->icr ? s->iar1 : s->iar0);
  375. stl_be_phys(&address_space_memory, iar & -32, iar & 31);
  376. }
  377. } else {
  378. s->ilr = old_ilr & ~bit;
  379. }
  380. }
  381. static int dino_pci_map_irq(PCIDevice *d, int irq_num)
  382. {
  383. int slot = d->devfn >> 3;
  384. assert(irq_num >= 0 && irq_num <= 3);
  385. return slot & 0x03;
  386. }
  387. static void dino_set_timer_irq(void *opaque, int irq, int level)
  388. {
  389. /* ??? Not connected. */
  390. }
  391. static void dino_set_serial_irq(void *opaque, int irq, int level)
  392. {
  393. dino_set_irq(opaque, 10, level);
  394. }
  395. PCIBus *dino_init(MemoryRegion *addr_space,
  396. qemu_irq *p_rtc_irq, qemu_irq *p_ser_irq)
  397. {
  398. DeviceState *dev;
  399. DinoState *s;
  400. PCIBus *b;
  401. int i;
  402. dev = qdev_create(NULL, TYPE_DINO_PCI_HOST_BRIDGE);
  403. s = DINO_PCI_HOST_BRIDGE(dev);
  404. /* Dino PCI access from main memory. */
  405. memory_region_init_io(&s->this_mem, OBJECT(s), &dino_chip_ops,
  406. s, "dino", 4096);
  407. memory_region_add_subregion(addr_space, DINO_HPA, &s->this_mem);
  408. /* Dino PCI config. */
  409. memory_region_init_io(&s->parent_obj.conf_mem, OBJECT(&s->parent_obj),
  410. &dino_config_addr_ops, dev, "pci-conf-idx", 4);
  411. memory_region_init_io(&s->parent_obj.data_mem, OBJECT(&s->parent_obj),
  412. &dino_config_data_ops, dev, "pci-conf-data", 4);
  413. memory_region_add_subregion(&s->this_mem, DINO_PCI_CONFIG_ADDR,
  414. &s->parent_obj.conf_mem);
  415. memory_region_add_subregion(&s->this_mem, DINO_CONFIG_DATA,
  416. &s->parent_obj.data_mem);
  417. /* Dino PCI bus memory. */
  418. memory_region_init(&s->pci_mem, OBJECT(s), "pci-memory", 1ull << 32);
  419. b = pci_register_root_bus(dev, "pci", dino_set_irq, dino_pci_map_irq, s,
  420. &s->pci_mem, get_system_io(),
  421. PCI_DEVFN(0, 0), 32, TYPE_PCI_BUS);
  422. s->parent_obj.bus = b;
  423. qdev_init_nofail(dev);
  424. /* Set up windows into PCI bus memory. */
  425. for (i = 1; i < 31; i++) {
  426. uint32_t addr = 0xf0000000 + i * DINO_MEM_CHUNK_SIZE;
  427. char *name = g_strdup_printf("PCI Outbound Window %d", i);
  428. memory_region_init_alias(&s->pci_mem_alias[i], OBJECT(s),
  429. name, &s->pci_mem, addr,
  430. DINO_MEM_CHUNK_SIZE);
  431. g_free(name);
  432. }
  433. /* Set up PCI view of memory: Bus master address space. */
  434. memory_region_init(&s->bm, OBJECT(s), "bm-dino", 1ull << 32);
  435. memory_region_init_alias(&s->bm_ram_alias, OBJECT(s),
  436. "bm-system", addr_space, 0,
  437. 0xf0000000 + DINO_MEM_CHUNK_SIZE);
  438. memory_region_init_alias(&s->bm_pci_alias, OBJECT(s),
  439. "bm-pci", &s->pci_mem,
  440. 0xf0000000 + DINO_MEM_CHUNK_SIZE,
  441. 30 * DINO_MEM_CHUNK_SIZE);
  442. memory_region_init_alias(&s->bm_cpu_alias, OBJECT(s),
  443. "bm-cpu", addr_space, 0xfff00000,
  444. 0xfffff);
  445. memory_region_add_subregion(&s->bm, 0,
  446. &s->bm_ram_alias);
  447. memory_region_add_subregion(&s->bm,
  448. 0xf0000000 + DINO_MEM_CHUNK_SIZE,
  449. &s->bm_pci_alias);
  450. memory_region_add_subregion(&s->bm, 0xfff00000,
  451. &s->bm_cpu_alias);
  452. address_space_init(&s->bm_as, &s->bm, "pci-bm");
  453. pci_setup_iommu(b, dino_pcihost_set_iommu, s);
  454. *p_rtc_irq = qemu_allocate_irq(dino_set_timer_irq, s, 0);
  455. *p_ser_irq = qemu_allocate_irq(dino_set_serial_irq, s, 0);
  456. return b;
  457. }
  458. static void dino_pcihost_class_init(ObjectClass *klass, void *data)
  459. {
  460. DeviceClass *dc = DEVICE_CLASS(klass);
  461. dc->vmsd = &vmstate_dino;
  462. }
  463. static const TypeInfo dino_pcihost_info = {
  464. .name = TYPE_DINO_PCI_HOST_BRIDGE,
  465. .parent = TYPE_PCI_HOST_BRIDGE,
  466. .instance_size = sizeof(DinoState),
  467. .class_init = dino_pcihost_class_init,
  468. };
  469. static void dino_register_types(void)
  470. {
  471. type_register_static(&dino_pcihost_info);
  472. }
  473. type_init(dino_register_types)