rc4030.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. /*
  2. * QEMU JAZZ RC4030 chipset
  3. *
  4. * Copyright (c) 2007-2013 Hervé Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "hw/irq.h"
  27. #include "hw/mips/mips.h"
  28. #include "hw/sysbus.h"
  29. #include "migration/vmstate.h"
  30. #include "qemu/timer.h"
  31. #include "qemu/log.h"
  32. #include "qemu/module.h"
  33. #include "exec/address-spaces.h"
  34. #include "trace.h"
  35. /********************************************************/
  36. /* rc4030 emulation */
  37. typedef struct dma_pagetable_entry {
  38. int32_t frame;
  39. int32_t owner;
  40. } QEMU_PACKED dma_pagetable_entry;
  41. #define DMA_PAGESIZE 4096
  42. #define DMA_REG_ENABLE 1
  43. #define DMA_REG_COUNT 2
  44. #define DMA_REG_ADDRESS 3
  45. #define DMA_FLAG_ENABLE 0x0001
  46. #define DMA_FLAG_MEM_TO_DEV 0x0002
  47. #define DMA_FLAG_TC_INTR 0x0100
  48. #define DMA_FLAG_MEM_INTR 0x0200
  49. #define DMA_FLAG_ADDR_INTR 0x0400
  50. #define TYPE_RC4030 "rc4030"
  51. #define RC4030(obj) \
  52. OBJECT_CHECK(rc4030State, (obj), TYPE_RC4030)
  53. #define TYPE_RC4030_IOMMU_MEMORY_REGION "rc4030-iommu-memory-region"
  54. typedef struct rc4030State {
  55. SysBusDevice parent;
  56. uint32_t config; /* 0x0000: RC4030 config register */
  57. uint32_t revision; /* 0x0008: RC4030 Revision register */
  58. uint32_t invalid_address_register; /* 0x0010: Invalid Address register */
  59. /* DMA */
  60. uint32_t dma_regs[8][4];
  61. uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */
  62. uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */
  63. /* cache */
  64. uint32_t cache_maint; /* 0x0030: Cache Maintenance */
  65. uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */
  66. uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */
  67. uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */
  68. uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */
  69. uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */
  70. uint32_t nmi_interrupt; /* 0x0200: interrupt source */
  71. uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */
  72. uint32_t nvram_protect; /* 0x0220: NV ram protect register */
  73. uint32_t rem_speed[16];
  74. uint32_t imr_jazz; /* Local bus int enable mask */
  75. uint32_t isr_jazz; /* Local bus int source */
  76. /* timer */
  77. QEMUTimer *periodic_timer;
  78. uint32_t itr; /* Interval timer reload */
  79. qemu_irq timer_irq;
  80. qemu_irq jazz_bus_irq;
  81. /* whole DMA memory region, root of DMA address space */
  82. IOMMUMemoryRegion dma_mr;
  83. AddressSpace dma_as;
  84. MemoryRegion iomem_chipset;
  85. MemoryRegion iomem_jazzio;
  86. } rc4030State;
  87. static void set_next_tick(rc4030State *s)
  88. {
  89. uint32_t tm_hz;
  90. qemu_irq_lower(s->timer_irq);
  91. tm_hz = 1000 / (s->itr + 1);
  92. timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  93. NANOSECONDS_PER_SECOND / tm_hz);
  94. }
  95. /* called for accesses to rc4030 */
  96. static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size)
  97. {
  98. rc4030State *s = opaque;
  99. uint32_t val;
  100. addr &= 0x3fff;
  101. switch (addr & ~0x3) {
  102. /* Global config register */
  103. case 0x0000:
  104. val = s->config;
  105. break;
  106. /* Revision register */
  107. case 0x0008:
  108. val = s->revision;
  109. break;
  110. /* Invalid Address register */
  111. case 0x0010:
  112. val = s->invalid_address_register;
  113. break;
  114. /* DMA transl. table base */
  115. case 0x0018:
  116. val = s->dma_tl_base;
  117. break;
  118. /* DMA transl. table limit */
  119. case 0x0020:
  120. val = s->dma_tl_limit;
  121. break;
  122. /* Remote Failed Address */
  123. case 0x0038:
  124. val = s->remote_failed_address;
  125. break;
  126. /* Memory Failed Address */
  127. case 0x0040:
  128. val = s->memory_failed_address;
  129. break;
  130. /* I/O Cache Byte Mask */
  131. case 0x0058:
  132. val = s->cache_bmask;
  133. /* HACK */
  134. if (s->cache_bmask == (uint32_t)-1) {
  135. s->cache_bmask = 0;
  136. }
  137. break;
  138. /* Remote Speed Registers */
  139. case 0x0070:
  140. case 0x0078:
  141. case 0x0080:
  142. case 0x0088:
  143. case 0x0090:
  144. case 0x0098:
  145. case 0x00a0:
  146. case 0x00a8:
  147. case 0x00b0:
  148. case 0x00b8:
  149. case 0x00c0:
  150. case 0x00c8:
  151. case 0x00d0:
  152. case 0x00d8:
  153. case 0x00e0:
  154. case 0x00e8:
  155. val = s->rem_speed[(addr - 0x0070) >> 3];
  156. break;
  157. /* DMA channel base address */
  158. case 0x0100:
  159. case 0x0108:
  160. case 0x0110:
  161. case 0x0118:
  162. case 0x0120:
  163. case 0x0128:
  164. case 0x0130:
  165. case 0x0138:
  166. case 0x0140:
  167. case 0x0148:
  168. case 0x0150:
  169. case 0x0158:
  170. case 0x0160:
  171. case 0x0168:
  172. case 0x0170:
  173. case 0x0178:
  174. case 0x0180:
  175. case 0x0188:
  176. case 0x0190:
  177. case 0x0198:
  178. case 0x01a0:
  179. case 0x01a8:
  180. case 0x01b0:
  181. case 0x01b8:
  182. case 0x01c0:
  183. case 0x01c8:
  184. case 0x01d0:
  185. case 0x01d8:
  186. case 0x01e0:
  187. case 0x01e8:
  188. case 0x01f0:
  189. case 0x01f8:
  190. {
  191. int entry = (addr - 0x0100) >> 5;
  192. int idx = (addr & 0x1f) >> 3;
  193. val = s->dma_regs[entry][idx];
  194. }
  195. break;
  196. /* Interrupt source */
  197. case 0x0200:
  198. val = s->nmi_interrupt;
  199. break;
  200. /* Error type */
  201. case 0x0208:
  202. val = 0;
  203. break;
  204. /* Memory refresh rate */
  205. case 0x0210:
  206. val = s->memory_refresh_rate;
  207. break;
  208. /* NV ram protect register */
  209. case 0x0220:
  210. val = s->nvram_protect;
  211. break;
  212. /* Interval timer count */
  213. case 0x0230:
  214. val = 0;
  215. qemu_irq_lower(s->timer_irq);
  216. break;
  217. /* EISA interrupt */
  218. case 0x0238:
  219. val = 7; /* FIXME: should be read from EISA controller */
  220. break;
  221. default:
  222. qemu_log_mask(LOG_GUEST_ERROR,
  223. "rc4030: invalid read at 0x%x", (int)addr);
  224. val = 0;
  225. break;
  226. }
  227. if ((addr & ~3) != 0x230) {
  228. trace_rc4030_read(addr, val);
  229. }
  230. return val;
  231. }
  232. static void rc4030_write(void *opaque, hwaddr addr, uint64_t data,
  233. unsigned int size)
  234. {
  235. rc4030State *s = opaque;
  236. uint32_t val = data;
  237. addr &= 0x3fff;
  238. trace_rc4030_write(addr, val);
  239. switch (addr & ~0x3) {
  240. /* Global config register */
  241. case 0x0000:
  242. s->config = val;
  243. break;
  244. /* DMA transl. table base */
  245. case 0x0018:
  246. s->dma_tl_base = val;
  247. break;
  248. /* DMA transl. table limit */
  249. case 0x0020:
  250. s->dma_tl_limit = val;
  251. break;
  252. /* DMA transl. table invalidated */
  253. case 0x0028:
  254. break;
  255. /* Cache Maintenance */
  256. case 0x0030:
  257. s->cache_maint = val;
  258. break;
  259. /* I/O Cache Physical Tag */
  260. case 0x0048:
  261. s->cache_ptag = val;
  262. break;
  263. /* I/O Cache Logical Tag */
  264. case 0x0050:
  265. s->cache_ltag = val;
  266. break;
  267. /* I/O Cache Byte Mask */
  268. case 0x0058:
  269. s->cache_bmask |= val; /* HACK */
  270. break;
  271. /* I/O Cache Buffer Window */
  272. case 0x0060:
  273. /* HACK */
  274. if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) {
  275. hwaddr dest = s->cache_ptag & ~0x1;
  276. dest += (s->cache_maint & 0x3) << 3;
  277. cpu_physical_memory_write(dest, &val, 4);
  278. }
  279. break;
  280. /* Remote Speed Registers */
  281. case 0x0070:
  282. case 0x0078:
  283. case 0x0080:
  284. case 0x0088:
  285. case 0x0090:
  286. case 0x0098:
  287. case 0x00a0:
  288. case 0x00a8:
  289. case 0x00b0:
  290. case 0x00b8:
  291. case 0x00c0:
  292. case 0x00c8:
  293. case 0x00d0:
  294. case 0x00d8:
  295. case 0x00e0:
  296. case 0x00e8:
  297. s->rem_speed[(addr - 0x0070) >> 3] = val;
  298. break;
  299. /* DMA channel base address */
  300. case 0x0100:
  301. case 0x0108:
  302. case 0x0110:
  303. case 0x0118:
  304. case 0x0120:
  305. case 0x0128:
  306. case 0x0130:
  307. case 0x0138:
  308. case 0x0140:
  309. case 0x0148:
  310. case 0x0150:
  311. case 0x0158:
  312. case 0x0160:
  313. case 0x0168:
  314. case 0x0170:
  315. case 0x0178:
  316. case 0x0180:
  317. case 0x0188:
  318. case 0x0190:
  319. case 0x0198:
  320. case 0x01a0:
  321. case 0x01a8:
  322. case 0x01b0:
  323. case 0x01b8:
  324. case 0x01c0:
  325. case 0x01c8:
  326. case 0x01d0:
  327. case 0x01d8:
  328. case 0x01e0:
  329. case 0x01e8:
  330. case 0x01f0:
  331. case 0x01f8:
  332. {
  333. int entry = (addr - 0x0100) >> 5;
  334. int idx = (addr & 0x1f) >> 3;
  335. s->dma_regs[entry][idx] = val;
  336. }
  337. break;
  338. /* Memory refresh rate */
  339. case 0x0210:
  340. s->memory_refresh_rate = val;
  341. break;
  342. /* Interval timer reload */
  343. case 0x0228:
  344. s->itr = val & 0x01FF;
  345. qemu_irq_lower(s->timer_irq);
  346. set_next_tick(s);
  347. break;
  348. /* EISA interrupt */
  349. case 0x0238:
  350. break;
  351. default:
  352. qemu_log_mask(LOG_GUEST_ERROR,
  353. "rc4030: invalid write of 0x%02x at 0x%x",
  354. val, (int)addr);
  355. break;
  356. }
  357. }
  358. static const MemoryRegionOps rc4030_ops = {
  359. .read = rc4030_read,
  360. .write = rc4030_write,
  361. .impl.min_access_size = 4,
  362. .impl.max_access_size = 4,
  363. .endianness = DEVICE_NATIVE_ENDIAN,
  364. };
  365. static void update_jazz_irq(rc4030State *s)
  366. {
  367. uint16_t pending;
  368. pending = s->isr_jazz & s->imr_jazz;
  369. if (pending != 0)
  370. qemu_irq_raise(s->jazz_bus_irq);
  371. else
  372. qemu_irq_lower(s->jazz_bus_irq);
  373. }
  374. static void rc4030_irq_jazz_request(void *opaque, int irq, int level)
  375. {
  376. rc4030State *s = opaque;
  377. if (level) {
  378. s->isr_jazz |= 1 << irq;
  379. } else {
  380. s->isr_jazz &= ~(1 << irq);
  381. }
  382. update_jazz_irq(s);
  383. }
  384. static void rc4030_periodic_timer(void *opaque)
  385. {
  386. rc4030State *s = opaque;
  387. set_next_tick(s);
  388. qemu_irq_raise(s->timer_irq);
  389. }
  390. static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size)
  391. {
  392. rc4030State *s = opaque;
  393. uint32_t val;
  394. uint32_t irq;
  395. addr &= 0xfff;
  396. switch (addr) {
  397. /* Local bus int source */
  398. case 0x00: {
  399. uint32_t pending = s->isr_jazz & s->imr_jazz;
  400. val = 0;
  401. irq = 0;
  402. while (pending) {
  403. if (pending & 1) {
  404. val = (irq + 1) << 2;
  405. break;
  406. }
  407. irq++;
  408. pending >>= 1;
  409. }
  410. break;
  411. }
  412. /* Local bus int enable mask */
  413. case 0x02:
  414. val = s->imr_jazz;
  415. break;
  416. default:
  417. qemu_log_mask(LOG_GUEST_ERROR,
  418. "rc4030/jazzio: invalid read at 0x%x", (int)addr);
  419. val = 0;
  420. break;
  421. }
  422. trace_jazzio_read(addr, val);
  423. return val;
  424. }
  425. static void jazzio_write(void *opaque, hwaddr addr, uint64_t data,
  426. unsigned int size)
  427. {
  428. rc4030State *s = opaque;
  429. uint32_t val = data;
  430. addr &= 0xfff;
  431. trace_jazzio_write(addr, val);
  432. switch (addr) {
  433. /* Local bus int enable mask */
  434. case 0x02:
  435. s->imr_jazz = val;
  436. update_jazz_irq(s);
  437. break;
  438. default:
  439. qemu_log_mask(LOG_GUEST_ERROR,
  440. "rc4030/jazzio: invalid write of 0x%02x at 0x%x",
  441. val, (int)addr);
  442. break;
  443. }
  444. }
  445. static const MemoryRegionOps jazzio_ops = {
  446. .read = jazzio_read,
  447. .write = jazzio_write,
  448. .impl.min_access_size = 2,
  449. .impl.max_access_size = 2,
  450. .endianness = DEVICE_NATIVE_ENDIAN,
  451. };
  452. static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
  453. IOMMUAccessFlags flag, int iommu_idx)
  454. {
  455. rc4030State *s = container_of(iommu, rc4030State, dma_mr);
  456. IOMMUTLBEntry ret = {
  457. .target_as = &address_space_memory,
  458. .iova = addr & ~(DMA_PAGESIZE - 1),
  459. .translated_addr = 0,
  460. .addr_mask = DMA_PAGESIZE - 1,
  461. .perm = IOMMU_NONE,
  462. };
  463. uint64_t i, entry_address;
  464. dma_pagetable_entry entry;
  465. i = addr / DMA_PAGESIZE;
  466. if (i < s->dma_tl_limit / sizeof(entry)) {
  467. entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry);
  468. if (address_space_read(ret.target_as, entry_address,
  469. MEMTXATTRS_UNSPECIFIED, (unsigned char *)&entry,
  470. sizeof(entry)) == MEMTX_OK) {
  471. ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1);
  472. ret.perm = IOMMU_RW;
  473. }
  474. }
  475. return ret;
  476. }
  477. static void rc4030_reset(DeviceState *dev)
  478. {
  479. rc4030State *s = RC4030(dev);
  480. int i;
  481. s->config = 0x410; /* some boards seem to accept 0x104 too */
  482. s->revision = 1;
  483. s->invalid_address_register = 0;
  484. memset(s->dma_regs, 0, sizeof(s->dma_regs));
  485. s->remote_failed_address = s->memory_failed_address = 0;
  486. s->cache_maint = 0;
  487. s->cache_ptag = s->cache_ltag = 0;
  488. s->cache_bmask = 0;
  489. s->memory_refresh_rate = 0x18186;
  490. s->nvram_protect = 7;
  491. for (i = 0; i < 15; i++) {
  492. s->rem_speed[i] = 7;
  493. }
  494. s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */
  495. s->isr_jazz = 0;
  496. s->itr = 0;
  497. qemu_irq_lower(s->timer_irq);
  498. qemu_irq_lower(s->jazz_bus_irq);
  499. }
  500. static int rc4030_post_load(void *opaque, int version_id)
  501. {
  502. rc4030State *s = opaque;
  503. set_next_tick(s);
  504. update_jazz_irq(s);
  505. return 0;
  506. }
  507. static const VMStateDescription vmstate_rc4030 = {
  508. .name = "rc4030",
  509. .version_id = 3,
  510. .post_load = rc4030_post_load,
  511. .fields = (VMStateField []) {
  512. VMSTATE_UINT32(config, rc4030State),
  513. VMSTATE_UINT32(invalid_address_register, rc4030State),
  514. VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4),
  515. VMSTATE_UINT32(dma_tl_base, rc4030State),
  516. VMSTATE_UINT32(dma_tl_limit, rc4030State),
  517. VMSTATE_UINT32(cache_maint, rc4030State),
  518. VMSTATE_UINT32(remote_failed_address, rc4030State),
  519. VMSTATE_UINT32(memory_failed_address, rc4030State),
  520. VMSTATE_UINT32(cache_ptag, rc4030State),
  521. VMSTATE_UINT32(cache_ltag, rc4030State),
  522. VMSTATE_UINT32(cache_bmask, rc4030State),
  523. VMSTATE_UINT32(memory_refresh_rate, rc4030State),
  524. VMSTATE_UINT32(nvram_protect, rc4030State),
  525. VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16),
  526. VMSTATE_UINT32(imr_jazz, rc4030State),
  527. VMSTATE_UINT32(isr_jazz, rc4030State),
  528. VMSTATE_UINT32(itr, rc4030State),
  529. VMSTATE_END_OF_LIST()
  530. }
  531. };
  532. static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write)
  533. {
  534. rc4030State *s = opaque;
  535. hwaddr dma_addr;
  536. int dev_to_mem;
  537. s->dma_regs[n][DMA_REG_ENABLE] &=
  538. ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR);
  539. /* Check DMA channel consistency */
  540. dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1;
  541. if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) ||
  542. (is_write != dev_to_mem)) {
  543. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR;
  544. s->nmi_interrupt |= 1 << n;
  545. return;
  546. }
  547. /* Get start address and len */
  548. if (len > s->dma_regs[n][DMA_REG_COUNT]) {
  549. len = s->dma_regs[n][DMA_REG_COUNT];
  550. }
  551. dma_addr = s->dma_regs[n][DMA_REG_ADDRESS];
  552. /* Read/write data at right place */
  553. address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED,
  554. buf, len, is_write);
  555. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR;
  556. s->dma_regs[n][DMA_REG_COUNT] -= len;
  557. }
  558. struct rc4030DMAState {
  559. void *opaque;
  560. int n;
  561. };
  562. void rc4030_dma_read(void *dma, uint8_t *buf, int len)
  563. {
  564. rc4030_dma s = dma;
  565. rc4030_do_dma(s->opaque, s->n, buf, len, 0);
  566. }
  567. void rc4030_dma_write(void *dma, uint8_t *buf, int len)
  568. {
  569. rc4030_dma s = dma;
  570. rc4030_do_dma(s->opaque, s->n, buf, len, 1);
  571. }
  572. static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n)
  573. {
  574. rc4030_dma *s;
  575. struct rc4030DMAState *p;
  576. int i;
  577. s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n);
  578. p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n);
  579. for (i = 0; i < n; i++) {
  580. p->opaque = opaque;
  581. p->n = i;
  582. s[i] = p;
  583. p++;
  584. }
  585. return s;
  586. }
  587. static void rc4030_initfn(Object *obj)
  588. {
  589. DeviceState *dev = DEVICE(obj);
  590. rc4030State *s = RC4030(obj);
  591. SysBusDevice *sysbus = SYS_BUS_DEVICE(obj);
  592. qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16);
  593. sysbus_init_irq(sysbus, &s->timer_irq);
  594. sysbus_init_irq(sysbus, &s->jazz_bus_irq);
  595. sysbus_init_mmio(sysbus, &s->iomem_chipset);
  596. sysbus_init_mmio(sysbus, &s->iomem_jazzio);
  597. }
  598. static void rc4030_realize(DeviceState *dev, Error **errp)
  599. {
  600. rc4030State *s = RC4030(dev);
  601. Object *o = OBJECT(dev);
  602. s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
  603. rc4030_periodic_timer, s);
  604. memory_region_init_io(&s->iomem_chipset, NULL, &rc4030_ops, s,
  605. "rc4030.chipset", 0x300);
  606. memory_region_init_io(&s->iomem_jazzio, NULL, &jazzio_ops, s,
  607. "rc4030.jazzio", 0x00001000);
  608. memory_region_init_iommu(&s->dma_mr, sizeof(s->dma_mr),
  609. TYPE_RC4030_IOMMU_MEMORY_REGION,
  610. o, "rc4030.dma", 4 * GiB);
  611. address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma");
  612. }
  613. static void rc4030_unrealize(DeviceState *dev, Error **errp)
  614. {
  615. rc4030State *s = RC4030(dev);
  616. timer_free(s->periodic_timer);
  617. address_space_destroy(&s->dma_as);
  618. object_unparent(OBJECT(&s->dma_mr));
  619. }
  620. static void rc4030_class_init(ObjectClass *klass, void *class_data)
  621. {
  622. DeviceClass *dc = DEVICE_CLASS(klass);
  623. dc->realize = rc4030_realize;
  624. dc->unrealize = rc4030_unrealize;
  625. dc->reset = rc4030_reset;
  626. dc->vmsd = &vmstate_rc4030;
  627. }
  628. static const TypeInfo rc4030_info = {
  629. .name = TYPE_RC4030,
  630. .parent = TYPE_SYS_BUS_DEVICE,
  631. .instance_size = sizeof(rc4030State),
  632. .instance_init = rc4030_initfn,
  633. .class_init = rc4030_class_init,
  634. };
  635. static void rc4030_iommu_memory_region_class_init(ObjectClass *klass,
  636. void *data)
  637. {
  638. IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
  639. imrc->translate = rc4030_dma_translate;
  640. }
  641. static const TypeInfo rc4030_iommu_memory_region_info = {
  642. .parent = TYPE_IOMMU_MEMORY_REGION,
  643. .name = TYPE_RC4030_IOMMU_MEMORY_REGION,
  644. .class_init = rc4030_iommu_memory_region_class_init,
  645. };
  646. static void rc4030_register_types(void)
  647. {
  648. type_register_static(&rc4030_info);
  649. type_register_static(&rc4030_iommu_memory_region_info);
  650. }
  651. type_init(rc4030_register_types)
  652. DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr)
  653. {
  654. DeviceState *dev;
  655. dev = qdev_create(NULL, TYPE_RC4030);
  656. qdev_init_nofail(dev);
  657. *dmas = rc4030_allocate_dmas(dev, 4);
  658. *dma_mr = &RC4030(dev)->dma_mr;
  659. return dev;
  660. }