2
0

virtio-gpu-3d.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * Virtio GPU Device
  3. *
  4. * Copyright Red Hat, Inc. 2013-2014
  5. *
  6. * Authors:
  7. * Dave Airlie <airlied@redhat.com>
  8. * Gerd Hoffmann <kraxel@redhat.com>
  9. *
  10. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  11. * See the COPYING file in the top-level directory.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "qemu/iov.h"
  15. #include "trace.h"
  16. #include "hw/virtio/virtio.h"
  17. #include "hw/virtio/virtio-gpu.h"
  18. #ifdef CONFIG_VIRGL
  19. #include <virglrenderer.h>
  20. static struct virgl_renderer_callbacks virtio_gpu_3d_cbs;
  21. static void virgl_cmd_create_resource_2d(VirtIOGPU *g,
  22. struct virtio_gpu_ctrl_command *cmd)
  23. {
  24. struct virtio_gpu_resource_create_2d c2d;
  25. struct virgl_renderer_resource_create_args args;
  26. VIRTIO_GPU_FILL_CMD(c2d);
  27. trace_virtio_gpu_cmd_res_create_2d(c2d.resource_id, c2d.format,
  28. c2d.width, c2d.height);
  29. args.handle = c2d.resource_id;
  30. args.target = 2;
  31. args.format = c2d.format;
  32. args.bind = (1 << 1);
  33. args.width = c2d.width;
  34. args.height = c2d.height;
  35. args.depth = 1;
  36. args.array_size = 1;
  37. args.last_level = 0;
  38. args.nr_samples = 0;
  39. args.flags = VIRTIO_GPU_RESOURCE_FLAG_Y_0_TOP;
  40. virgl_renderer_resource_create(&args, NULL, 0);
  41. }
  42. static void virgl_cmd_create_resource_3d(VirtIOGPU *g,
  43. struct virtio_gpu_ctrl_command *cmd)
  44. {
  45. struct virtio_gpu_resource_create_3d c3d;
  46. struct virgl_renderer_resource_create_args args;
  47. VIRTIO_GPU_FILL_CMD(c3d);
  48. trace_virtio_gpu_cmd_res_create_3d(c3d.resource_id, c3d.format,
  49. c3d.width, c3d.height, c3d.depth);
  50. args.handle = c3d.resource_id;
  51. args.target = c3d.target;
  52. args.format = c3d.format;
  53. args.bind = c3d.bind;
  54. args.width = c3d.width;
  55. args.height = c3d.height;
  56. args.depth = c3d.depth;
  57. args.array_size = c3d.array_size;
  58. args.last_level = c3d.last_level;
  59. args.nr_samples = c3d.nr_samples;
  60. args.flags = c3d.flags;
  61. virgl_renderer_resource_create(&args, NULL, 0);
  62. }
  63. static void virgl_cmd_resource_unref(VirtIOGPU *g,
  64. struct virtio_gpu_ctrl_command *cmd)
  65. {
  66. struct virtio_gpu_resource_unref unref;
  67. struct iovec *res_iovs = NULL;
  68. int num_iovs = 0;
  69. VIRTIO_GPU_FILL_CMD(unref);
  70. trace_virtio_gpu_cmd_res_unref(unref.resource_id);
  71. virgl_renderer_resource_detach_iov(unref.resource_id,
  72. &res_iovs,
  73. &num_iovs);
  74. if (res_iovs != NULL && num_iovs != 0) {
  75. virtio_gpu_cleanup_mapping_iov(g, res_iovs, num_iovs);
  76. }
  77. virgl_renderer_resource_unref(unref.resource_id);
  78. }
  79. static void virgl_cmd_context_create(VirtIOGPU *g,
  80. struct virtio_gpu_ctrl_command *cmd)
  81. {
  82. struct virtio_gpu_ctx_create cc;
  83. VIRTIO_GPU_FILL_CMD(cc);
  84. trace_virtio_gpu_cmd_ctx_create(cc.hdr.ctx_id,
  85. cc.debug_name);
  86. virgl_renderer_context_create(cc.hdr.ctx_id, cc.nlen,
  87. cc.debug_name);
  88. }
  89. static void virgl_cmd_context_destroy(VirtIOGPU *g,
  90. struct virtio_gpu_ctrl_command *cmd)
  91. {
  92. struct virtio_gpu_ctx_destroy cd;
  93. VIRTIO_GPU_FILL_CMD(cd);
  94. trace_virtio_gpu_cmd_ctx_destroy(cd.hdr.ctx_id);
  95. virgl_renderer_context_destroy(cd.hdr.ctx_id);
  96. }
  97. static void virtio_gpu_rect_update(VirtIOGPU *g, int idx, int x, int y,
  98. int width, int height)
  99. {
  100. if (!g->parent_obj.scanout[idx].con) {
  101. return;
  102. }
  103. dpy_gl_update(g->parent_obj.scanout[idx].con, x, y, width, height);
  104. }
  105. static void virgl_cmd_resource_flush(VirtIOGPU *g,
  106. struct virtio_gpu_ctrl_command *cmd)
  107. {
  108. struct virtio_gpu_resource_flush rf;
  109. int i;
  110. VIRTIO_GPU_FILL_CMD(rf);
  111. trace_virtio_gpu_cmd_res_flush(rf.resource_id,
  112. rf.r.width, rf.r.height, rf.r.x, rf.r.y);
  113. for (i = 0; i < g->parent_obj.conf.max_outputs; i++) {
  114. if (g->parent_obj.scanout[i].resource_id != rf.resource_id) {
  115. continue;
  116. }
  117. virtio_gpu_rect_update(g, i, rf.r.x, rf.r.y, rf.r.width, rf.r.height);
  118. }
  119. }
  120. static void virgl_cmd_set_scanout(VirtIOGPU *g,
  121. struct virtio_gpu_ctrl_command *cmd)
  122. {
  123. struct virtio_gpu_set_scanout ss;
  124. struct virgl_renderer_resource_info info;
  125. int ret;
  126. VIRTIO_GPU_FILL_CMD(ss);
  127. trace_virtio_gpu_cmd_set_scanout(ss.scanout_id, ss.resource_id,
  128. ss.r.width, ss.r.height, ss.r.x, ss.r.y);
  129. if (ss.scanout_id >= g->parent_obj.conf.max_outputs) {
  130. qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal scanout id specified %d",
  131. __func__, ss.scanout_id);
  132. cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_SCANOUT_ID;
  133. return;
  134. }
  135. g->parent_obj.enable = 1;
  136. memset(&info, 0, sizeof(info));
  137. if (ss.resource_id && ss.r.width && ss.r.height) {
  138. ret = virgl_renderer_resource_get_info(ss.resource_id, &info);
  139. if (ret == -1) {
  140. qemu_log_mask(LOG_GUEST_ERROR,
  141. "%s: illegal resource specified %d\n",
  142. __func__, ss.resource_id);
  143. cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
  144. return;
  145. }
  146. qemu_console_resize(g->parent_obj.scanout[ss.scanout_id].con,
  147. ss.r.width, ss.r.height);
  148. virgl_renderer_force_ctx_0();
  149. dpy_gl_scanout_texture(
  150. g->parent_obj.scanout[ss.scanout_id].con, info.tex_id,
  151. info.flags & 1 /* FIXME: Y_0_TOP */,
  152. info.width, info.height,
  153. ss.r.x, ss.r.y, ss.r.width, ss.r.height);
  154. } else {
  155. if (ss.scanout_id != 0) {
  156. dpy_gfx_replace_surface(
  157. g->parent_obj.scanout[ss.scanout_id].con, NULL);
  158. }
  159. dpy_gl_scanout_disable(g->parent_obj.scanout[ss.scanout_id].con);
  160. }
  161. g->parent_obj.scanout[ss.scanout_id].resource_id = ss.resource_id;
  162. }
  163. static void virgl_cmd_submit_3d(VirtIOGPU *g,
  164. struct virtio_gpu_ctrl_command *cmd)
  165. {
  166. struct virtio_gpu_cmd_submit cs;
  167. void *buf;
  168. size_t s;
  169. VIRTIO_GPU_FILL_CMD(cs);
  170. trace_virtio_gpu_cmd_ctx_submit(cs.hdr.ctx_id, cs.size);
  171. buf = g_malloc(cs.size);
  172. s = iov_to_buf(cmd->elem.out_sg, cmd->elem.out_num,
  173. sizeof(cs), buf, cs.size);
  174. if (s != cs.size) {
  175. qemu_log_mask(LOG_GUEST_ERROR, "%s: size mismatch (%zd/%d)",
  176. __func__, s, cs.size);
  177. cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
  178. goto out;
  179. }
  180. if (virtio_gpu_stats_enabled(g->parent_obj.conf)) {
  181. g->stats.req_3d++;
  182. g->stats.bytes_3d += cs.size;
  183. }
  184. virgl_renderer_submit_cmd(buf, cs.hdr.ctx_id, cs.size / 4);
  185. out:
  186. g_free(buf);
  187. }
  188. static void virgl_cmd_transfer_to_host_2d(VirtIOGPU *g,
  189. struct virtio_gpu_ctrl_command *cmd)
  190. {
  191. struct virtio_gpu_transfer_to_host_2d t2d;
  192. struct virtio_gpu_box box;
  193. VIRTIO_GPU_FILL_CMD(t2d);
  194. trace_virtio_gpu_cmd_res_xfer_toh_2d(t2d.resource_id);
  195. box.x = t2d.r.x;
  196. box.y = t2d.r.y;
  197. box.z = 0;
  198. box.w = t2d.r.width;
  199. box.h = t2d.r.height;
  200. box.d = 1;
  201. virgl_renderer_transfer_write_iov(t2d.resource_id,
  202. 0,
  203. 0,
  204. 0,
  205. 0,
  206. (struct virgl_box *)&box,
  207. t2d.offset, NULL, 0);
  208. }
  209. static void virgl_cmd_transfer_to_host_3d(VirtIOGPU *g,
  210. struct virtio_gpu_ctrl_command *cmd)
  211. {
  212. struct virtio_gpu_transfer_host_3d t3d;
  213. VIRTIO_GPU_FILL_CMD(t3d);
  214. trace_virtio_gpu_cmd_res_xfer_toh_3d(t3d.resource_id);
  215. virgl_renderer_transfer_write_iov(t3d.resource_id,
  216. t3d.hdr.ctx_id,
  217. t3d.level,
  218. t3d.stride,
  219. t3d.layer_stride,
  220. (struct virgl_box *)&t3d.box,
  221. t3d.offset, NULL, 0);
  222. }
  223. static void
  224. virgl_cmd_transfer_from_host_3d(VirtIOGPU *g,
  225. struct virtio_gpu_ctrl_command *cmd)
  226. {
  227. struct virtio_gpu_transfer_host_3d tf3d;
  228. VIRTIO_GPU_FILL_CMD(tf3d);
  229. trace_virtio_gpu_cmd_res_xfer_fromh_3d(tf3d.resource_id);
  230. virgl_renderer_transfer_read_iov(tf3d.resource_id,
  231. tf3d.hdr.ctx_id,
  232. tf3d.level,
  233. tf3d.stride,
  234. tf3d.layer_stride,
  235. (struct virgl_box *)&tf3d.box,
  236. tf3d.offset, NULL, 0);
  237. }
  238. static void virgl_resource_attach_backing(VirtIOGPU *g,
  239. struct virtio_gpu_ctrl_command *cmd)
  240. {
  241. struct virtio_gpu_resource_attach_backing att_rb;
  242. struct iovec *res_iovs;
  243. int ret;
  244. VIRTIO_GPU_FILL_CMD(att_rb);
  245. trace_virtio_gpu_cmd_res_back_attach(att_rb.resource_id);
  246. ret = virtio_gpu_create_mapping_iov(g, &att_rb, cmd, NULL, &res_iovs);
  247. if (ret != 0) {
  248. cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC;
  249. return;
  250. }
  251. ret = virgl_renderer_resource_attach_iov(att_rb.resource_id,
  252. res_iovs, att_rb.nr_entries);
  253. if (ret != 0)
  254. virtio_gpu_cleanup_mapping_iov(g, res_iovs, att_rb.nr_entries);
  255. }
  256. static void virgl_resource_detach_backing(VirtIOGPU *g,
  257. struct virtio_gpu_ctrl_command *cmd)
  258. {
  259. struct virtio_gpu_resource_detach_backing detach_rb;
  260. struct iovec *res_iovs = NULL;
  261. int num_iovs = 0;
  262. VIRTIO_GPU_FILL_CMD(detach_rb);
  263. trace_virtio_gpu_cmd_res_back_detach(detach_rb.resource_id);
  264. virgl_renderer_resource_detach_iov(detach_rb.resource_id,
  265. &res_iovs,
  266. &num_iovs);
  267. if (res_iovs == NULL || num_iovs == 0) {
  268. return;
  269. }
  270. virtio_gpu_cleanup_mapping_iov(g, res_iovs, num_iovs);
  271. }
  272. static void virgl_cmd_ctx_attach_resource(VirtIOGPU *g,
  273. struct virtio_gpu_ctrl_command *cmd)
  274. {
  275. struct virtio_gpu_ctx_resource att_res;
  276. VIRTIO_GPU_FILL_CMD(att_res);
  277. trace_virtio_gpu_cmd_ctx_res_attach(att_res.hdr.ctx_id,
  278. att_res.resource_id);
  279. virgl_renderer_ctx_attach_resource(att_res.hdr.ctx_id, att_res.resource_id);
  280. }
  281. static void virgl_cmd_ctx_detach_resource(VirtIOGPU *g,
  282. struct virtio_gpu_ctrl_command *cmd)
  283. {
  284. struct virtio_gpu_ctx_resource det_res;
  285. VIRTIO_GPU_FILL_CMD(det_res);
  286. trace_virtio_gpu_cmd_ctx_res_detach(det_res.hdr.ctx_id,
  287. det_res.resource_id);
  288. virgl_renderer_ctx_detach_resource(det_res.hdr.ctx_id, det_res.resource_id);
  289. }
  290. static void virgl_cmd_get_capset_info(VirtIOGPU *g,
  291. struct virtio_gpu_ctrl_command *cmd)
  292. {
  293. struct virtio_gpu_get_capset_info info;
  294. struct virtio_gpu_resp_capset_info resp;
  295. VIRTIO_GPU_FILL_CMD(info);
  296. memset(&resp, 0, sizeof(resp));
  297. if (info.capset_index == 0) {
  298. resp.capset_id = VIRTIO_GPU_CAPSET_VIRGL;
  299. virgl_renderer_get_cap_set(resp.capset_id,
  300. &resp.capset_max_version,
  301. &resp.capset_max_size);
  302. } else if (info.capset_index == 1) {
  303. resp.capset_id = VIRTIO_GPU_CAPSET_VIRGL2;
  304. virgl_renderer_get_cap_set(resp.capset_id,
  305. &resp.capset_max_version,
  306. &resp.capset_max_size);
  307. } else {
  308. resp.capset_max_version = 0;
  309. resp.capset_max_size = 0;
  310. }
  311. resp.hdr.type = VIRTIO_GPU_RESP_OK_CAPSET_INFO;
  312. virtio_gpu_ctrl_response(g, cmd, &resp.hdr, sizeof(resp));
  313. }
  314. static void virgl_cmd_get_capset(VirtIOGPU *g,
  315. struct virtio_gpu_ctrl_command *cmd)
  316. {
  317. struct virtio_gpu_get_capset gc;
  318. struct virtio_gpu_resp_capset *resp;
  319. uint32_t max_ver, max_size;
  320. VIRTIO_GPU_FILL_CMD(gc);
  321. virgl_renderer_get_cap_set(gc.capset_id, &max_ver,
  322. &max_size);
  323. if (!max_size) {
  324. cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
  325. return;
  326. }
  327. resp = g_malloc0(sizeof(*resp) + max_size);
  328. resp->hdr.type = VIRTIO_GPU_RESP_OK_CAPSET;
  329. virgl_renderer_fill_caps(gc.capset_id,
  330. gc.capset_version,
  331. (void *)resp->capset_data);
  332. virtio_gpu_ctrl_response(g, cmd, &resp->hdr, sizeof(*resp) + max_size);
  333. g_free(resp);
  334. }
  335. void virtio_gpu_virgl_process_cmd(VirtIOGPU *g,
  336. struct virtio_gpu_ctrl_command *cmd)
  337. {
  338. VIRTIO_GPU_FILL_CMD(cmd->cmd_hdr);
  339. virgl_renderer_force_ctx_0();
  340. switch (cmd->cmd_hdr.type) {
  341. case VIRTIO_GPU_CMD_CTX_CREATE:
  342. virgl_cmd_context_create(g, cmd);
  343. break;
  344. case VIRTIO_GPU_CMD_CTX_DESTROY:
  345. virgl_cmd_context_destroy(g, cmd);
  346. break;
  347. case VIRTIO_GPU_CMD_RESOURCE_CREATE_2D:
  348. virgl_cmd_create_resource_2d(g, cmd);
  349. break;
  350. case VIRTIO_GPU_CMD_RESOURCE_CREATE_3D:
  351. virgl_cmd_create_resource_3d(g, cmd);
  352. break;
  353. case VIRTIO_GPU_CMD_SUBMIT_3D:
  354. virgl_cmd_submit_3d(g, cmd);
  355. break;
  356. case VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D:
  357. virgl_cmd_transfer_to_host_2d(g, cmd);
  358. break;
  359. case VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D:
  360. virgl_cmd_transfer_to_host_3d(g, cmd);
  361. break;
  362. case VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D:
  363. virgl_cmd_transfer_from_host_3d(g, cmd);
  364. break;
  365. case VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING:
  366. virgl_resource_attach_backing(g, cmd);
  367. break;
  368. case VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING:
  369. virgl_resource_detach_backing(g, cmd);
  370. break;
  371. case VIRTIO_GPU_CMD_SET_SCANOUT:
  372. virgl_cmd_set_scanout(g, cmd);
  373. break;
  374. case VIRTIO_GPU_CMD_RESOURCE_FLUSH:
  375. virgl_cmd_resource_flush(g, cmd);
  376. break;
  377. case VIRTIO_GPU_CMD_RESOURCE_UNREF:
  378. virgl_cmd_resource_unref(g, cmd);
  379. break;
  380. case VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE:
  381. /* TODO add security */
  382. virgl_cmd_ctx_attach_resource(g, cmd);
  383. break;
  384. case VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE:
  385. /* TODO add security */
  386. virgl_cmd_ctx_detach_resource(g, cmd);
  387. break;
  388. case VIRTIO_GPU_CMD_GET_CAPSET_INFO:
  389. virgl_cmd_get_capset_info(g, cmd);
  390. break;
  391. case VIRTIO_GPU_CMD_GET_CAPSET:
  392. virgl_cmd_get_capset(g, cmd);
  393. break;
  394. case VIRTIO_GPU_CMD_GET_DISPLAY_INFO:
  395. virtio_gpu_get_display_info(g, cmd);
  396. break;
  397. case VIRTIO_GPU_CMD_GET_EDID:
  398. virtio_gpu_get_edid(g, cmd);
  399. break;
  400. default:
  401. cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC;
  402. break;
  403. }
  404. if (cmd->finished) {
  405. return;
  406. }
  407. if (cmd->error) {
  408. fprintf(stderr, "%s: ctrl 0x%x, error 0x%x\n", __func__,
  409. cmd->cmd_hdr.type, cmd->error);
  410. virtio_gpu_ctrl_response_nodata(g, cmd, cmd->error);
  411. return;
  412. }
  413. if (!(cmd->cmd_hdr.flags & VIRTIO_GPU_FLAG_FENCE)) {
  414. virtio_gpu_ctrl_response_nodata(g, cmd, VIRTIO_GPU_RESP_OK_NODATA);
  415. return;
  416. }
  417. trace_virtio_gpu_fence_ctrl(cmd->cmd_hdr.fence_id, cmd->cmd_hdr.type);
  418. virgl_renderer_create_fence(cmd->cmd_hdr.fence_id, cmd->cmd_hdr.type);
  419. }
  420. static void virgl_write_fence(void *opaque, uint32_t fence)
  421. {
  422. VirtIOGPU *g = opaque;
  423. struct virtio_gpu_ctrl_command *cmd, *tmp;
  424. QTAILQ_FOREACH_SAFE(cmd, &g->fenceq, next, tmp) {
  425. /*
  426. * the guest can end up emitting fences out of order
  427. * so we should check all fenced cmds not just the first one.
  428. */
  429. if (cmd->cmd_hdr.fence_id > fence) {
  430. continue;
  431. }
  432. trace_virtio_gpu_fence_resp(cmd->cmd_hdr.fence_id);
  433. virtio_gpu_ctrl_response_nodata(g, cmd, VIRTIO_GPU_RESP_OK_NODATA);
  434. QTAILQ_REMOVE(&g->fenceq, cmd, next);
  435. g_free(cmd);
  436. g->inflight--;
  437. if (virtio_gpu_stats_enabled(g->parent_obj.conf)) {
  438. fprintf(stderr, "inflight: %3d (-)\r", g->inflight);
  439. }
  440. }
  441. }
  442. static virgl_renderer_gl_context
  443. virgl_create_context(void *opaque, int scanout_idx,
  444. struct virgl_renderer_gl_ctx_param *params)
  445. {
  446. VirtIOGPU *g = opaque;
  447. QEMUGLContext ctx;
  448. QEMUGLParams qparams;
  449. qparams.major_ver = params->major_ver;
  450. qparams.minor_ver = params->minor_ver;
  451. ctx = dpy_gl_ctx_create(g->parent_obj.scanout[scanout_idx].con, &qparams);
  452. return (virgl_renderer_gl_context)ctx;
  453. }
  454. static void virgl_destroy_context(void *opaque, virgl_renderer_gl_context ctx)
  455. {
  456. VirtIOGPU *g = opaque;
  457. QEMUGLContext qctx = (QEMUGLContext)ctx;
  458. dpy_gl_ctx_destroy(g->parent_obj.scanout[0].con, qctx);
  459. }
  460. static int virgl_make_context_current(void *opaque, int scanout_idx,
  461. virgl_renderer_gl_context ctx)
  462. {
  463. VirtIOGPU *g = opaque;
  464. QEMUGLContext qctx = (QEMUGLContext)ctx;
  465. return dpy_gl_ctx_make_current(g->parent_obj.scanout[scanout_idx].con,
  466. qctx);
  467. }
  468. static struct virgl_renderer_callbacks virtio_gpu_3d_cbs = {
  469. .version = 1,
  470. .write_fence = virgl_write_fence,
  471. .create_gl_context = virgl_create_context,
  472. .destroy_gl_context = virgl_destroy_context,
  473. .make_current = virgl_make_context_current,
  474. };
  475. static void virtio_gpu_print_stats(void *opaque)
  476. {
  477. VirtIOGPU *g = opaque;
  478. if (g->stats.requests) {
  479. fprintf(stderr, "stats: vq req %4d, %3d -- 3D %4d (%5d)\n",
  480. g->stats.requests,
  481. g->stats.max_inflight,
  482. g->stats.req_3d,
  483. g->stats.bytes_3d);
  484. g->stats.requests = 0;
  485. g->stats.max_inflight = 0;
  486. g->stats.req_3d = 0;
  487. g->stats.bytes_3d = 0;
  488. } else {
  489. fprintf(stderr, "stats: idle\r");
  490. }
  491. timer_mod(g->print_stats, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000);
  492. }
  493. static void virtio_gpu_fence_poll(void *opaque)
  494. {
  495. VirtIOGPU *g = opaque;
  496. virgl_renderer_poll();
  497. virtio_gpu_process_cmdq(g);
  498. if (!QTAILQ_EMPTY(&g->cmdq) || !QTAILQ_EMPTY(&g->fenceq)) {
  499. timer_mod(g->fence_poll, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 10);
  500. }
  501. }
  502. void virtio_gpu_virgl_fence_poll(VirtIOGPU *g)
  503. {
  504. virtio_gpu_fence_poll(g);
  505. }
  506. void virtio_gpu_virgl_reset(VirtIOGPU *g)
  507. {
  508. int i;
  509. /* virgl_renderer_reset() ??? */
  510. for (i = 0; i < g->parent_obj.conf.max_outputs; i++) {
  511. if (i != 0) {
  512. dpy_gfx_replace_surface(g->parent_obj.scanout[i].con, NULL);
  513. }
  514. dpy_gl_scanout_disable(g->parent_obj.scanout[i].con);
  515. }
  516. }
  517. int virtio_gpu_virgl_init(VirtIOGPU *g)
  518. {
  519. int ret;
  520. ret = virgl_renderer_init(g, 0, &virtio_gpu_3d_cbs);
  521. if (ret != 0) {
  522. return ret;
  523. }
  524. g->fence_poll = timer_new_ms(QEMU_CLOCK_VIRTUAL,
  525. virtio_gpu_fence_poll, g);
  526. if (virtio_gpu_stats_enabled(g->parent_obj.conf)) {
  527. g->print_stats = timer_new_ms(QEMU_CLOCK_VIRTUAL,
  528. virtio_gpu_print_stats, g);
  529. timer_mod(g->print_stats, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000);
  530. }
  531. return 0;
  532. }
  533. int virtio_gpu_virgl_get_num_capsets(VirtIOGPU *g)
  534. {
  535. uint32_t capset2_max_ver, capset2_max_size;
  536. virgl_renderer_get_cap_set(VIRTIO_GPU_CAPSET_VIRGL2,
  537. &capset2_max_ver,
  538. &capset2_max_size);
  539. return capset2_max_ver ? 2 : 1;
  540. }
  541. #endif /* CONFIG_VIRGL */