2
0

vga.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317
  1. /*
  2. * QEMU VGA Emulator.
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "sysemu/reset.h"
  27. #include "qapi/error.h"
  28. #include "hw/display/vga.h"
  29. #include "hw/pci/pci.h"
  30. #include "vga_int.h"
  31. #include "vga_regs.h"
  32. #include "ui/pixel_ops.h"
  33. #include "qemu/timer.h"
  34. #include "hw/xen/xen.h"
  35. #include "migration/vmstate.h"
  36. #include "trace.h"
  37. //#define DEBUG_VGA_MEM
  38. //#define DEBUG_VGA_REG
  39. /* 16 state changes per vertical frame @60 Hz */
  40. #define VGA_TEXT_CURSOR_PERIOD_MS (1000 * 2 * 16 / 60)
  41. /*
  42. * Video Graphics Array (VGA)
  43. *
  44. * Chipset docs for original IBM VGA:
  45. * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
  46. *
  47. * FreeVGA site:
  48. * http://www.osdever.net/FreeVGA/home.htm
  49. *
  50. * Standard VGA features and Bochs VBE extensions are implemented.
  51. */
  52. /* force some bits to zero */
  53. const uint8_t sr_mask[8] = {
  54. 0x03,
  55. 0x3d,
  56. 0x0f,
  57. 0x3f,
  58. 0x0e,
  59. 0x00,
  60. 0x00,
  61. 0xff,
  62. };
  63. const uint8_t gr_mask[16] = {
  64. 0x0f, /* 0x00 */
  65. 0x0f, /* 0x01 */
  66. 0x0f, /* 0x02 */
  67. 0x1f, /* 0x03 */
  68. 0x03, /* 0x04 */
  69. 0x7b, /* 0x05 */
  70. 0x0f, /* 0x06 */
  71. 0x0f, /* 0x07 */
  72. 0xff, /* 0x08 */
  73. 0x00, /* 0x09 */
  74. 0x00, /* 0x0a */
  75. 0x00, /* 0x0b */
  76. 0x00, /* 0x0c */
  77. 0x00, /* 0x0d */
  78. 0x00, /* 0x0e */
  79. 0x00, /* 0x0f */
  80. };
  81. #define cbswap_32(__x) \
  82. ((uint32_t)( \
  83. (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
  84. (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
  85. (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
  86. (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
  87. #ifdef HOST_WORDS_BIGENDIAN
  88. #define PAT(x) cbswap_32(x)
  89. #else
  90. #define PAT(x) (x)
  91. #endif
  92. #ifdef HOST_WORDS_BIGENDIAN
  93. #define BIG 1
  94. #else
  95. #define BIG 0
  96. #endif
  97. #ifdef HOST_WORDS_BIGENDIAN
  98. #define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
  99. #else
  100. #define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
  101. #endif
  102. static const uint32_t mask16[16] = {
  103. PAT(0x00000000),
  104. PAT(0x000000ff),
  105. PAT(0x0000ff00),
  106. PAT(0x0000ffff),
  107. PAT(0x00ff0000),
  108. PAT(0x00ff00ff),
  109. PAT(0x00ffff00),
  110. PAT(0x00ffffff),
  111. PAT(0xff000000),
  112. PAT(0xff0000ff),
  113. PAT(0xff00ff00),
  114. PAT(0xff00ffff),
  115. PAT(0xffff0000),
  116. PAT(0xffff00ff),
  117. PAT(0xffffff00),
  118. PAT(0xffffffff),
  119. };
  120. #undef PAT
  121. #ifdef HOST_WORDS_BIGENDIAN
  122. #define PAT(x) (x)
  123. #else
  124. #define PAT(x) cbswap_32(x)
  125. #endif
  126. static uint32_t expand4[256];
  127. static uint16_t expand2[256];
  128. static uint8_t expand4to8[16];
  129. static void vbe_update_vgaregs(VGACommonState *s);
  130. static inline bool vbe_enabled(VGACommonState *s)
  131. {
  132. return s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED;
  133. }
  134. static inline uint8_t sr(VGACommonState *s, int idx)
  135. {
  136. return vbe_enabled(s) ? s->sr_vbe[idx] : s->sr[idx];
  137. }
  138. static void vga_update_memory_access(VGACommonState *s)
  139. {
  140. hwaddr base, offset, size;
  141. if (s->legacy_address_space == NULL) {
  142. return;
  143. }
  144. if (s->has_chain4_alias) {
  145. memory_region_del_subregion(s->legacy_address_space, &s->chain4_alias);
  146. object_unparent(OBJECT(&s->chain4_alias));
  147. s->has_chain4_alias = false;
  148. s->plane_updated = 0xf;
  149. }
  150. if ((sr(s, VGA_SEQ_PLANE_WRITE) & VGA_SR02_ALL_PLANES) ==
  151. VGA_SR02_ALL_PLANES && sr(s, VGA_SEQ_MEMORY_MODE) & VGA_SR04_CHN_4M) {
  152. offset = 0;
  153. switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
  154. case 0:
  155. base = 0xa0000;
  156. size = 0x20000;
  157. break;
  158. case 1:
  159. base = 0xa0000;
  160. size = 0x10000;
  161. offset = s->bank_offset;
  162. break;
  163. case 2:
  164. base = 0xb0000;
  165. size = 0x8000;
  166. break;
  167. case 3:
  168. default:
  169. base = 0xb8000;
  170. size = 0x8000;
  171. break;
  172. }
  173. assert(offset + size <= s->vram_size);
  174. memory_region_init_alias(&s->chain4_alias, memory_region_owner(&s->vram),
  175. "vga.chain4", &s->vram, offset, size);
  176. memory_region_add_subregion_overlap(s->legacy_address_space, base,
  177. &s->chain4_alias, 2);
  178. s->has_chain4_alias = true;
  179. }
  180. }
  181. static void vga_dumb_update_retrace_info(VGACommonState *s)
  182. {
  183. (void) s;
  184. }
  185. static void vga_precise_update_retrace_info(VGACommonState *s)
  186. {
  187. int htotal_chars;
  188. int hretr_start_char;
  189. int hretr_skew_chars;
  190. int hretr_end_char;
  191. int vtotal_lines;
  192. int vretr_start_line;
  193. int vretr_end_line;
  194. int dots;
  195. #if 0
  196. int div2, sldiv2;
  197. #endif
  198. int clocking_mode;
  199. int clock_sel;
  200. const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
  201. int64_t chars_per_sec;
  202. struct vga_precise_retrace *r = &s->retrace_info.precise;
  203. htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
  204. hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
  205. hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
  206. hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
  207. vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
  208. (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
  209. ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
  210. vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
  211. ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
  212. ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
  213. vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
  214. clocking_mode = (sr(s, VGA_SEQ_CLOCK_MODE) >> 3) & 1;
  215. clock_sel = (s->msr >> 2) & 3;
  216. dots = (s->msr & 1) ? 8 : 9;
  217. chars_per_sec = clk_hz[clock_sel] / dots;
  218. htotal_chars <<= clocking_mode;
  219. r->total_chars = vtotal_lines * htotal_chars;
  220. if (r->freq) {
  221. r->ticks_per_char = NANOSECONDS_PER_SECOND / (r->total_chars * r->freq);
  222. } else {
  223. r->ticks_per_char = NANOSECONDS_PER_SECOND / chars_per_sec;
  224. }
  225. r->vstart = vretr_start_line;
  226. r->vend = r->vstart + vretr_end_line + 1;
  227. r->hstart = hretr_start_char + hretr_skew_chars;
  228. r->hend = r->hstart + hretr_end_char + 1;
  229. r->htotal = htotal_chars;
  230. #if 0
  231. div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
  232. sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
  233. printf (
  234. "hz=%f\n"
  235. "htotal = %d\n"
  236. "hretr_start = %d\n"
  237. "hretr_skew = %d\n"
  238. "hretr_end = %d\n"
  239. "vtotal = %d\n"
  240. "vretr_start = %d\n"
  241. "vretr_end = %d\n"
  242. "div2 = %d sldiv2 = %d\n"
  243. "clocking_mode = %d\n"
  244. "clock_sel = %d %d\n"
  245. "dots = %d\n"
  246. "ticks/char = %" PRId64 "\n"
  247. "\n",
  248. (double) NANOSECONDS_PER_SECOND / (r->ticks_per_char * r->total_chars),
  249. htotal_chars,
  250. hretr_start_char,
  251. hretr_skew_chars,
  252. hretr_end_char,
  253. vtotal_lines,
  254. vretr_start_line,
  255. vretr_end_line,
  256. div2, sldiv2,
  257. clocking_mode,
  258. clock_sel,
  259. clk_hz[clock_sel],
  260. dots,
  261. r->ticks_per_char
  262. );
  263. #endif
  264. }
  265. static uint8_t vga_precise_retrace(VGACommonState *s)
  266. {
  267. struct vga_precise_retrace *r = &s->retrace_info.precise;
  268. uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
  269. if (r->total_chars) {
  270. int cur_line, cur_line_char, cur_char;
  271. int64_t cur_tick;
  272. cur_tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  273. cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
  274. cur_line = cur_char / r->htotal;
  275. if (cur_line >= r->vstart && cur_line <= r->vend) {
  276. val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
  277. } else {
  278. cur_line_char = cur_char % r->htotal;
  279. if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
  280. val |= ST01_DISP_ENABLE;
  281. }
  282. }
  283. return val;
  284. } else {
  285. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  286. }
  287. }
  288. static uint8_t vga_dumb_retrace(VGACommonState *s)
  289. {
  290. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  291. }
  292. int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
  293. {
  294. if (s->msr & VGA_MIS_COLOR) {
  295. /* Color */
  296. return (addr >= 0x3b0 && addr <= 0x3bf);
  297. } else {
  298. /* Monochrome */
  299. return (addr >= 0x3d0 && addr <= 0x3df);
  300. }
  301. }
  302. uint32_t vga_ioport_read(void *opaque, uint32_t addr)
  303. {
  304. VGACommonState *s = opaque;
  305. int val, index;
  306. if (vga_ioport_invalid(s, addr)) {
  307. val = 0xff;
  308. } else {
  309. switch(addr) {
  310. case VGA_ATT_W:
  311. if (s->ar_flip_flop == 0) {
  312. val = s->ar_index;
  313. } else {
  314. val = 0;
  315. }
  316. break;
  317. case VGA_ATT_R:
  318. index = s->ar_index & 0x1f;
  319. if (index < VGA_ATT_C) {
  320. val = s->ar[index];
  321. } else {
  322. val = 0;
  323. }
  324. break;
  325. case VGA_MIS_W:
  326. val = s->st00;
  327. break;
  328. case VGA_SEQ_I:
  329. val = s->sr_index;
  330. break;
  331. case VGA_SEQ_D:
  332. val = s->sr[s->sr_index];
  333. #ifdef DEBUG_VGA_REG
  334. printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
  335. #endif
  336. break;
  337. case VGA_PEL_IR:
  338. val = s->dac_state;
  339. break;
  340. case VGA_PEL_IW:
  341. val = s->dac_write_index;
  342. break;
  343. case VGA_PEL_D:
  344. val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
  345. if (++s->dac_sub_index == 3) {
  346. s->dac_sub_index = 0;
  347. s->dac_read_index++;
  348. }
  349. break;
  350. case VGA_FTC_R:
  351. val = s->fcr;
  352. break;
  353. case VGA_MIS_R:
  354. val = s->msr;
  355. break;
  356. case VGA_GFX_I:
  357. val = s->gr_index;
  358. break;
  359. case VGA_GFX_D:
  360. val = s->gr[s->gr_index];
  361. #ifdef DEBUG_VGA_REG
  362. printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
  363. #endif
  364. break;
  365. case VGA_CRT_IM:
  366. case VGA_CRT_IC:
  367. val = s->cr_index;
  368. break;
  369. case VGA_CRT_DM:
  370. case VGA_CRT_DC:
  371. val = s->cr[s->cr_index];
  372. #ifdef DEBUG_VGA_REG
  373. printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
  374. #endif
  375. break;
  376. case VGA_IS1_RM:
  377. case VGA_IS1_RC:
  378. /* just toggle to fool polling */
  379. val = s->st01 = s->retrace(s);
  380. s->ar_flip_flop = 0;
  381. break;
  382. default:
  383. val = 0x00;
  384. break;
  385. }
  386. }
  387. trace_vga_std_read_io(addr, val);
  388. return val;
  389. }
  390. void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  391. {
  392. VGACommonState *s = opaque;
  393. int index;
  394. /* check port range access depending on color/monochrome mode */
  395. if (vga_ioport_invalid(s, addr)) {
  396. return;
  397. }
  398. trace_vga_std_write_io(addr, val);
  399. switch(addr) {
  400. case VGA_ATT_W:
  401. if (s->ar_flip_flop == 0) {
  402. val &= 0x3f;
  403. s->ar_index = val;
  404. } else {
  405. index = s->ar_index & 0x1f;
  406. switch(index) {
  407. case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
  408. s->ar[index] = val & 0x3f;
  409. break;
  410. case VGA_ATC_MODE:
  411. s->ar[index] = val & ~0x10;
  412. break;
  413. case VGA_ATC_OVERSCAN:
  414. s->ar[index] = val;
  415. break;
  416. case VGA_ATC_PLANE_ENABLE:
  417. s->ar[index] = val & ~0xc0;
  418. break;
  419. case VGA_ATC_PEL:
  420. s->ar[index] = val & ~0xf0;
  421. break;
  422. case VGA_ATC_COLOR_PAGE:
  423. s->ar[index] = val & ~0xf0;
  424. break;
  425. default:
  426. break;
  427. }
  428. }
  429. s->ar_flip_flop ^= 1;
  430. break;
  431. case VGA_MIS_W:
  432. s->msr = val & ~0x10;
  433. s->update_retrace_info(s);
  434. break;
  435. case VGA_SEQ_I:
  436. s->sr_index = val & 7;
  437. break;
  438. case VGA_SEQ_D:
  439. #ifdef DEBUG_VGA_REG
  440. printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
  441. #endif
  442. s->sr[s->sr_index] = val & sr_mask[s->sr_index];
  443. if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
  444. s->update_retrace_info(s);
  445. }
  446. vga_update_memory_access(s);
  447. break;
  448. case VGA_PEL_IR:
  449. s->dac_read_index = val;
  450. s->dac_sub_index = 0;
  451. s->dac_state = 3;
  452. break;
  453. case VGA_PEL_IW:
  454. s->dac_write_index = val;
  455. s->dac_sub_index = 0;
  456. s->dac_state = 0;
  457. break;
  458. case VGA_PEL_D:
  459. s->dac_cache[s->dac_sub_index] = val;
  460. if (++s->dac_sub_index == 3) {
  461. memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
  462. s->dac_sub_index = 0;
  463. s->dac_write_index++;
  464. }
  465. break;
  466. case VGA_GFX_I:
  467. s->gr_index = val & 0x0f;
  468. break;
  469. case VGA_GFX_D:
  470. #ifdef DEBUG_VGA_REG
  471. printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
  472. #endif
  473. s->gr[s->gr_index] = val & gr_mask[s->gr_index];
  474. vbe_update_vgaregs(s);
  475. vga_update_memory_access(s);
  476. break;
  477. case VGA_CRT_IM:
  478. case VGA_CRT_IC:
  479. s->cr_index = val;
  480. break;
  481. case VGA_CRT_DM:
  482. case VGA_CRT_DC:
  483. #ifdef DEBUG_VGA_REG
  484. printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
  485. #endif
  486. /* handle CR0-7 protection */
  487. if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
  488. s->cr_index <= VGA_CRTC_OVERFLOW) {
  489. /* can always write bit 4 of CR7 */
  490. if (s->cr_index == VGA_CRTC_OVERFLOW) {
  491. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
  492. (val & 0x10);
  493. vbe_update_vgaregs(s);
  494. }
  495. return;
  496. }
  497. s->cr[s->cr_index] = val;
  498. vbe_update_vgaregs(s);
  499. switch(s->cr_index) {
  500. case VGA_CRTC_H_TOTAL:
  501. case VGA_CRTC_H_SYNC_START:
  502. case VGA_CRTC_H_SYNC_END:
  503. case VGA_CRTC_V_TOTAL:
  504. case VGA_CRTC_OVERFLOW:
  505. case VGA_CRTC_V_SYNC_END:
  506. case VGA_CRTC_MODE:
  507. s->update_retrace_info(s);
  508. break;
  509. }
  510. break;
  511. case VGA_IS1_RM:
  512. case VGA_IS1_RC:
  513. s->fcr = val & 0x10;
  514. break;
  515. }
  516. }
  517. /*
  518. * Sanity check vbe register writes.
  519. *
  520. * As we don't have a way to signal errors to the guest in the bochs
  521. * dispi interface we'll go adjust the registers to the closest valid
  522. * value.
  523. */
  524. static void vbe_fixup_regs(VGACommonState *s)
  525. {
  526. uint16_t *r = s->vbe_regs;
  527. uint32_t bits, linelength, maxy, offset;
  528. if (!vbe_enabled(s)) {
  529. /* vbe is turned off -- nothing to do */
  530. return;
  531. }
  532. /* check depth */
  533. switch (r[VBE_DISPI_INDEX_BPP]) {
  534. case 4:
  535. case 8:
  536. case 16:
  537. case 24:
  538. case 32:
  539. bits = r[VBE_DISPI_INDEX_BPP];
  540. break;
  541. case 15:
  542. bits = 16;
  543. break;
  544. default:
  545. bits = r[VBE_DISPI_INDEX_BPP] = 8;
  546. break;
  547. }
  548. /* check width */
  549. r[VBE_DISPI_INDEX_XRES] &= ~7u;
  550. if (r[VBE_DISPI_INDEX_XRES] == 0) {
  551. r[VBE_DISPI_INDEX_XRES] = 8;
  552. }
  553. if (r[VBE_DISPI_INDEX_XRES] > VBE_DISPI_MAX_XRES) {
  554. r[VBE_DISPI_INDEX_XRES] = VBE_DISPI_MAX_XRES;
  555. }
  556. r[VBE_DISPI_INDEX_VIRT_WIDTH] &= ~7u;
  557. if (r[VBE_DISPI_INDEX_VIRT_WIDTH] > VBE_DISPI_MAX_XRES) {
  558. r[VBE_DISPI_INDEX_VIRT_WIDTH] = VBE_DISPI_MAX_XRES;
  559. }
  560. if (r[VBE_DISPI_INDEX_VIRT_WIDTH] < r[VBE_DISPI_INDEX_XRES]) {
  561. r[VBE_DISPI_INDEX_VIRT_WIDTH] = r[VBE_DISPI_INDEX_XRES];
  562. }
  563. /* check height */
  564. linelength = r[VBE_DISPI_INDEX_VIRT_WIDTH] * bits / 8;
  565. maxy = s->vbe_size / linelength;
  566. if (r[VBE_DISPI_INDEX_YRES] == 0) {
  567. r[VBE_DISPI_INDEX_YRES] = 1;
  568. }
  569. if (r[VBE_DISPI_INDEX_YRES] > VBE_DISPI_MAX_YRES) {
  570. r[VBE_DISPI_INDEX_YRES] = VBE_DISPI_MAX_YRES;
  571. }
  572. if (r[VBE_DISPI_INDEX_YRES] > maxy) {
  573. r[VBE_DISPI_INDEX_YRES] = maxy;
  574. }
  575. /* check offset */
  576. if (r[VBE_DISPI_INDEX_X_OFFSET] > VBE_DISPI_MAX_XRES) {
  577. r[VBE_DISPI_INDEX_X_OFFSET] = VBE_DISPI_MAX_XRES;
  578. }
  579. if (r[VBE_DISPI_INDEX_Y_OFFSET] > VBE_DISPI_MAX_YRES) {
  580. r[VBE_DISPI_INDEX_Y_OFFSET] = VBE_DISPI_MAX_YRES;
  581. }
  582. offset = r[VBE_DISPI_INDEX_X_OFFSET] * bits / 8;
  583. offset += r[VBE_DISPI_INDEX_Y_OFFSET] * linelength;
  584. if (offset + r[VBE_DISPI_INDEX_YRES] * linelength > s->vbe_size) {
  585. r[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  586. offset = r[VBE_DISPI_INDEX_X_OFFSET] * bits / 8;
  587. if (offset + r[VBE_DISPI_INDEX_YRES] * linelength > s->vbe_size) {
  588. r[VBE_DISPI_INDEX_X_OFFSET] = 0;
  589. offset = 0;
  590. }
  591. }
  592. /* update vga state */
  593. r[VBE_DISPI_INDEX_VIRT_HEIGHT] = maxy;
  594. s->vbe_line_offset = linelength;
  595. s->vbe_start_addr = offset / 4;
  596. }
  597. /* we initialize the VGA graphic mode */
  598. static void vbe_update_vgaregs(VGACommonState *s)
  599. {
  600. int h, shift_control;
  601. if (!vbe_enabled(s)) {
  602. /* vbe is turned off -- nothing to do */
  603. return;
  604. }
  605. /* graphic mode + memory map 1 */
  606. s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
  607. VGA_GR06_GRAPHICS_MODE;
  608. s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
  609. s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
  610. /* width */
  611. s->cr[VGA_CRTC_H_DISP] =
  612. (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
  613. /* height (only meaningful if < 1024) */
  614. h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
  615. s->cr[VGA_CRTC_V_DISP_END] = h;
  616. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
  617. ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
  618. /* line compare to 1023 */
  619. s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
  620. s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
  621. s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
  622. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  623. shift_control = 0;
  624. s->sr_vbe[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
  625. } else {
  626. shift_control = 2;
  627. /* set chain 4 mode */
  628. s->sr_vbe[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
  629. /* activate all planes */
  630. s->sr_vbe[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
  631. }
  632. s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
  633. (shift_control << 5);
  634. s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
  635. }
  636. static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
  637. {
  638. VGACommonState *s = opaque;
  639. return s->vbe_index;
  640. }
  641. uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
  642. {
  643. VGACommonState *s = opaque;
  644. uint32_t val;
  645. if (s->vbe_index < VBE_DISPI_INDEX_NB) {
  646. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
  647. switch(s->vbe_index) {
  648. /* XXX: do not hardcode ? */
  649. case VBE_DISPI_INDEX_XRES:
  650. val = VBE_DISPI_MAX_XRES;
  651. break;
  652. case VBE_DISPI_INDEX_YRES:
  653. val = VBE_DISPI_MAX_YRES;
  654. break;
  655. case VBE_DISPI_INDEX_BPP:
  656. val = VBE_DISPI_MAX_BPP;
  657. break;
  658. default:
  659. val = s->vbe_regs[s->vbe_index];
  660. break;
  661. }
  662. } else {
  663. val = s->vbe_regs[s->vbe_index];
  664. }
  665. } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
  666. val = s->vbe_size / (64 * KiB);
  667. } else {
  668. val = 0;
  669. }
  670. trace_vga_vbe_read(s->vbe_index, val);
  671. return val;
  672. }
  673. void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
  674. {
  675. VGACommonState *s = opaque;
  676. s->vbe_index = val;
  677. }
  678. void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
  679. {
  680. VGACommonState *s = opaque;
  681. if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
  682. trace_vga_vbe_write(s->vbe_index, val);
  683. switch(s->vbe_index) {
  684. case VBE_DISPI_INDEX_ID:
  685. if (val == VBE_DISPI_ID0 ||
  686. val == VBE_DISPI_ID1 ||
  687. val == VBE_DISPI_ID2 ||
  688. val == VBE_DISPI_ID3 ||
  689. val == VBE_DISPI_ID4) {
  690. s->vbe_regs[s->vbe_index] = val;
  691. }
  692. break;
  693. case VBE_DISPI_INDEX_XRES:
  694. case VBE_DISPI_INDEX_YRES:
  695. case VBE_DISPI_INDEX_BPP:
  696. case VBE_DISPI_INDEX_VIRT_WIDTH:
  697. case VBE_DISPI_INDEX_X_OFFSET:
  698. case VBE_DISPI_INDEX_Y_OFFSET:
  699. s->vbe_regs[s->vbe_index] = val;
  700. vbe_fixup_regs(s);
  701. vbe_update_vgaregs(s);
  702. break;
  703. case VBE_DISPI_INDEX_BANK:
  704. val &= s->vbe_bank_mask;
  705. s->vbe_regs[s->vbe_index] = val;
  706. s->bank_offset = (val << 16);
  707. vga_update_memory_access(s);
  708. break;
  709. case VBE_DISPI_INDEX_ENABLE:
  710. if ((val & VBE_DISPI_ENABLED) &&
  711. !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  712. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = 0;
  713. s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
  714. s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  715. s->vbe_regs[VBE_DISPI_INDEX_ENABLE] |= VBE_DISPI_ENABLED;
  716. vbe_fixup_regs(s);
  717. vbe_update_vgaregs(s);
  718. /* clear the screen */
  719. if (!(val & VBE_DISPI_NOCLEARMEM)) {
  720. memset(s->vram_ptr, 0,
  721. s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
  722. }
  723. } else {
  724. s->bank_offset = 0;
  725. }
  726. s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
  727. s->vbe_regs[s->vbe_index] = val;
  728. vga_update_memory_access(s);
  729. break;
  730. default:
  731. break;
  732. }
  733. }
  734. }
  735. /* called for accesses between 0xa0000 and 0xc0000 */
  736. uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr)
  737. {
  738. int memory_map_mode, plane;
  739. uint32_t ret;
  740. /* convert to VGA memory offset */
  741. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  742. addr &= 0x1ffff;
  743. switch(memory_map_mode) {
  744. case 0:
  745. break;
  746. case 1:
  747. if (addr >= 0x10000)
  748. return 0xff;
  749. addr += s->bank_offset;
  750. break;
  751. case 2:
  752. addr -= 0x10000;
  753. if (addr >= 0x8000)
  754. return 0xff;
  755. break;
  756. default:
  757. case 3:
  758. addr -= 0x18000;
  759. if (addr >= 0x8000)
  760. return 0xff;
  761. break;
  762. }
  763. if (sr(s, VGA_SEQ_MEMORY_MODE) & VGA_SR04_CHN_4M) {
  764. /* chain 4 mode : simplest access */
  765. assert(addr < s->vram_size);
  766. ret = s->vram_ptr[addr];
  767. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  768. /* odd/even mode (aka text mode mapping) */
  769. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  770. addr = ((addr & ~1) << 1) | plane;
  771. if (addr >= s->vram_size) {
  772. return 0xff;
  773. }
  774. ret = s->vram_ptr[addr];
  775. } else {
  776. /* standard VGA latched access */
  777. if (addr * sizeof(uint32_t) >= s->vram_size) {
  778. return 0xff;
  779. }
  780. s->latch = ((uint32_t *)s->vram_ptr)[addr];
  781. if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
  782. /* read mode 0 */
  783. plane = s->gr[VGA_GFX_PLANE_READ];
  784. ret = GET_PLANE(s->latch, plane);
  785. } else {
  786. /* read mode 1 */
  787. ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
  788. mask16[s->gr[VGA_GFX_COMPARE_MASK]];
  789. ret |= ret >> 16;
  790. ret |= ret >> 8;
  791. ret = (~ret) & 0xff;
  792. }
  793. }
  794. return ret;
  795. }
  796. /* called for accesses between 0xa0000 and 0xc0000 */
  797. void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val)
  798. {
  799. int memory_map_mode, plane, write_mode, b, func_select, mask;
  800. uint32_t write_mask, bit_mask, set_mask;
  801. #ifdef DEBUG_VGA_MEM
  802. printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
  803. #endif
  804. /* convert to VGA memory offset */
  805. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  806. addr &= 0x1ffff;
  807. switch(memory_map_mode) {
  808. case 0:
  809. break;
  810. case 1:
  811. if (addr >= 0x10000)
  812. return;
  813. addr += s->bank_offset;
  814. break;
  815. case 2:
  816. addr -= 0x10000;
  817. if (addr >= 0x8000)
  818. return;
  819. break;
  820. default:
  821. case 3:
  822. addr -= 0x18000;
  823. if (addr >= 0x8000)
  824. return;
  825. break;
  826. }
  827. if (sr(s, VGA_SEQ_MEMORY_MODE) & VGA_SR04_CHN_4M) {
  828. /* chain 4 mode : simplest access */
  829. plane = addr & 3;
  830. mask = (1 << plane);
  831. if (sr(s, VGA_SEQ_PLANE_WRITE) & mask) {
  832. assert(addr < s->vram_size);
  833. s->vram_ptr[addr] = val;
  834. #ifdef DEBUG_VGA_MEM
  835. printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
  836. #endif
  837. s->plane_updated |= mask; /* only used to detect font change */
  838. memory_region_set_dirty(&s->vram, addr, 1);
  839. }
  840. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  841. /* odd/even mode (aka text mode mapping) */
  842. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  843. mask = (1 << plane);
  844. if (sr(s, VGA_SEQ_PLANE_WRITE) & mask) {
  845. addr = ((addr & ~1) << 1) | plane;
  846. if (addr >= s->vram_size) {
  847. return;
  848. }
  849. s->vram_ptr[addr] = val;
  850. #ifdef DEBUG_VGA_MEM
  851. printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
  852. #endif
  853. s->plane_updated |= mask; /* only used to detect font change */
  854. memory_region_set_dirty(&s->vram, addr, 1);
  855. }
  856. } else {
  857. /* standard VGA latched access */
  858. write_mode = s->gr[VGA_GFX_MODE] & 3;
  859. switch(write_mode) {
  860. default:
  861. case 0:
  862. /* rotate */
  863. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  864. val = ((val >> b) | (val << (8 - b))) & 0xff;
  865. val |= val << 8;
  866. val |= val << 16;
  867. /* apply set/reset mask */
  868. set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
  869. val = (val & ~set_mask) |
  870. (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
  871. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  872. break;
  873. case 1:
  874. val = s->latch;
  875. goto do_write;
  876. case 2:
  877. val = mask16[val & 0x0f];
  878. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  879. break;
  880. case 3:
  881. /* rotate */
  882. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  883. val = (val >> b) | (val << (8 - b));
  884. bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
  885. val = mask16[s->gr[VGA_GFX_SR_VALUE]];
  886. break;
  887. }
  888. /* apply logical operation */
  889. func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
  890. switch(func_select) {
  891. case 0:
  892. default:
  893. /* nothing to do */
  894. break;
  895. case 1:
  896. /* and */
  897. val &= s->latch;
  898. break;
  899. case 2:
  900. /* or */
  901. val |= s->latch;
  902. break;
  903. case 3:
  904. /* xor */
  905. val ^= s->latch;
  906. break;
  907. }
  908. /* apply bit mask */
  909. bit_mask |= bit_mask << 8;
  910. bit_mask |= bit_mask << 16;
  911. val = (val & bit_mask) | (s->latch & ~bit_mask);
  912. do_write:
  913. /* mask data according to sr[2] */
  914. mask = sr(s, VGA_SEQ_PLANE_WRITE);
  915. s->plane_updated |= mask; /* only used to detect font change */
  916. write_mask = mask16[mask];
  917. if (addr * sizeof(uint32_t) >= s->vram_size) {
  918. return;
  919. }
  920. ((uint32_t *)s->vram_ptr)[addr] =
  921. (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
  922. (val & write_mask);
  923. #ifdef DEBUG_VGA_MEM
  924. printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
  925. addr * 4, write_mask, val);
  926. #endif
  927. memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
  928. }
  929. }
  930. typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
  931. uint32_t srcaddr, int width);
  932. #include "vga-access.h"
  933. #include "vga-helpers.h"
  934. /* return true if the palette was modified */
  935. static int update_palette16(VGACommonState *s)
  936. {
  937. int full_update, i;
  938. uint32_t v, col, *palette;
  939. full_update = 0;
  940. palette = s->last_palette;
  941. for(i = 0; i < 16; i++) {
  942. v = s->ar[i];
  943. if (s->ar[VGA_ATC_MODE] & 0x80) {
  944. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
  945. } else {
  946. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
  947. }
  948. v = v * 3;
  949. col = rgb_to_pixel32(c6_to_8(s->palette[v]),
  950. c6_to_8(s->palette[v + 1]),
  951. c6_to_8(s->palette[v + 2]));
  952. if (col != palette[i]) {
  953. full_update = 1;
  954. palette[i] = col;
  955. }
  956. }
  957. return full_update;
  958. }
  959. /* return true if the palette was modified */
  960. static int update_palette256(VGACommonState *s)
  961. {
  962. int full_update, i;
  963. uint32_t v, col, *palette;
  964. full_update = 0;
  965. palette = s->last_palette;
  966. v = 0;
  967. for(i = 0; i < 256; i++) {
  968. if (s->dac_8bit) {
  969. col = rgb_to_pixel32(s->palette[v],
  970. s->palette[v + 1],
  971. s->palette[v + 2]);
  972. } else {
  973. col = rgb_to_pixel32(c6_to_8(s->palette[v]),
  974. c6_to_8(s->palette[v + 1]),
  975. c6_to_8(s->palette[v + 2]));
  976. }
  977. if (col != palette[i]) {
  978. full_update = 1;
  979. palette[i] = col;
  980. }
  981. v += 3;
  982. }
  983. return full_update;
  984. }
  985. static void vga_get_offsets(VGACommonState *s,
  986. uint32_t *pline_offset,
  987. uint32_t *pstart_addr,
  988. uint32_t *pline_compare)
  989. {
  990. uint32_t start_addr, line_offset, line_compare;
  991. if (vbe_enabled(s)) {
  992. line_offset = s->vbe_line_offset;
  993. start_addr = s->vbe_start_addr;
  994. line_compare = 65535;
  995. } else {
  996. /* compute line_offset in bytes */
  997. line_offset = s->cr[VGA_CRTC_OFFSET];
  998. line_offset <<= 3;
  999. /* starting address */
  1000. start_addr = s->cr[VGA_CRTC_START_LO] |
  1001. (s->cr[VGA_CRTC_START_HI] << 8);
  1002. /* line compare */
  1003. line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
  1004. ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
  1005. ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
  1006. }
  1007. *pline_offset = line_offset;
  1008. *pstart_addr = start_addr;
  1009. *pline_compare = line_compare;
  1010. }
  1011. /* update start_addr and line_offset. Return TRUE if modified */
  1012. static int update_basic_params(VGACommonState *s)
  1013. {
  1014. int full_update;
  1015. uint32_t start_addr, line_offset, line_compare;
  1016. full_update = 0;
  1017. s->get_offsets(s, &line_offset, &start_addr, &line_compare);
  1018. if (line_offset != s->line_offset ||
  1019. start_addr != s->start_addr ||
  1020. line_compare != s->line_compare) {
  1021. s->line_offset = line_offset;
  1022. s->start_addr = start_addr;
  1023. s->line_compare = line_compare;
  1024. full_update = 1;
  1025. }
  1026. return full_update;
  1027. }
  1028. static const uint8_t cursor_glyph[32 * 4] = {
  1029. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1030. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1031. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1032. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1033. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1034. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1035. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1036. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1037. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1038. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1039. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1040. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1041. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1042. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1043. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1044. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1045. };
  1046. static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
  1047. int *pcwidth, int *pcheight)
  1048. {
  1049. int width, cwidth, height, cheight;
  1050. /* total width & height */
  1051. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1052. cwidth = 8;
  1053. if (!(sr(s, VGA_SEQ_CLOCK_MODE) & VGA_SR01_CHAR_CLK_8DOTS)) {
  1054. cwidth = 9;
  1055. }
  1056. if (sr(s, VGA_SEQ_CLOCK_MODE) & 0x08) {
  1057. cwidth = 16; /* NOTE: no 18 pixel wide */
  1058. }
  1059. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1060. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1061. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1062. height = 100;
  1063. } else {
  1064. height = s->cr[VGA_CRTC_V_DISP_END] |
  1065. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1066. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1067. height = (height + 1) / cheight;
  1068. }
  1069. *pwidth = width;
  1070. *pheight = height;
  1071. *pcwidth = cwidth;
  1072. *pcheight = cheight;
  1073. }
  1074. /*
  1075. * Text mode update
  1076. * Missing:
  1077. * - double scan
  1078. * - double width
  1079. * - underline
  1080. * - flashing
  1081. */
  1082. static void vga_draw_text(VGACommonState *s, int full_update)
  1083. {
  1084. DisplaySurface *surface = qemu_console_surface(s->con);
  1085. int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
  1086. int cx_min, cx_max, linesize, x_incr, line, line1;
  1087. uint32_t offset, fgcol, bgcol, v, cursor_offset;
  1088. uint8_t *d1, *d, *src, *dest, *cursor_ptr;
  1089. const uint8_t *font_ptr, *font_base[2];
  1090. int dup9, line_offset;
  1091. uint32_t *palette;
  1092. uint32_t *ch_attr_ptr;
  1093. int64_t now = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1094. /* compute font data address (in plane 2) */
  1095. v = sr(s, VGA_SEQ_CHARACTER_MAP);
  1096. offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
  1097. if (offset != s->font_offsets[0]) {
  1098. s->font_offsets[0] = offset;
  1099. full_update = 1;
  1100. }
  1101. font_base[0] = s->vram_ptr + offset;
  1102. offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
  1103. font_base[1] = s->vram_ptr + offset;
  1104. if (offset != s->font_offsets[1]) {
  1105. s->font_offsets[1] = offset;
  1106. full_update = 1;
  1107. }
  1108. if (s->plane_updated & (1 << 2) || s->has_chain4_alias) {
  1109. /* if the plane 2 was modified since the last display, it
  1110. indicates the font may have been modified */
  1111. s->plane_updated = 0;
  1112. full_update = 1;
  1113. }
  1114. full_update |= update_basic_params(s);
  1115. line_offset = s->line_offset;
  1116. vga_get_text_resolution(s, &width, &height, &cw, &cheight);
  1117. if ((height * width) <= 1) {
  1118. /* better than nothing: exit if transient size is too small */
  1119. return;
  1120. }
  1121. if ((height * width) > CH_ATTR_SIZE) {
  1122. /* better than nothing: exit if transient size is too big */
  1123. return;
  1124. }
  1125. if (width != s->last_width || height != s->last_height ||
  1126. cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
  1127. s->last_scr_width = width * cw;
  1128. s->last_scr_height = height * cheight;
  1129. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1130. surface = qemu_console_surface(s->con);
  1131. dpy_text_resize(s->con, width, height);
  1132. s->last_depth = 0;
  1133. s->last_width = width;
  1134. s->last_height = height;
  1135. s->last_ch = cheight;
  1136. s->last_cw = cw;
  1137. full_update = 1;
  1138. }
  1139. full_update |= update_palette16(s);
  1140. palette = s->last_palette;
  1141. x_incr = cw * surface_bytes_per_pixel(surface);
  1142. if (full_update) {
  1143. s->full_update_text = 1;
  1144. }
  1145. if (s->full_update_gfx) {
  1146. s->full_update_gfx = 0;
  1147. full_update |= 1;
  1148. }
  1149. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1150. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1151. if (cursor_offset != s->cursor_offset ||
  1152. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1153. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
  1154. /* if the cursor position changed, we update the old and new
  1155. chars */
  1156. if (s->cursor_offset < CH_ATTR_SIZE)
  1157. s->last_ch_attr[s->cursor_offset] = -1;
  1158. if (cursor_offset < CH_ATTR_SIZE)
  1159. s->last_ch_attr[cursor_offset] = -1;
  1160. s->cursor_offset = cursor_offset;
  1161. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1162. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1163. }
  1164. cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
  1165. if (now >= s->cursor_blink_time) {
  1166. s->cursor_blink_time = now + VGA_TEXT_CURSOR_PERIOD_MS / 2;
  1167. s->cursor_visible_phase = !s->cursor_visible_phase;
  1168. }
  1169. dest = surface_data(surface);
  1170. linesize = surface_stride(surface);
  1171. ch_attr_ptr = s->last_ch_attr;
  1172. line = 0;
  1173. offset = s->start_addr * 4;
  1174. for(cy = 0; cy < height; cy++) {
  1175. d1 = dest;
  1176. src = s->vram_ptr + offset;
  1177. cx_min = width;
  1178. cx_max = -1;
  1179. for(cx = 0; cx < width; cx++) {
  1180. if (src + sizeof(uint16_t) > s->vram_ptr + s->vram_size) {
  1181. break;
  1182. }
  1183. ch_attr = *(uint16_t *)src;
  1184. if (full_update || ch_attr != *ch_attr_ptr || src == cursor_ptr) {
  1185. if (cx < cx_min)
  1186. cx_min = cx;
  1187. if (cx > cx_max)
  1188. cx_max = cx;
  1189. *ch_attr_ptr = ch_attr;
  1190. #ifdef HOST_WORDS_BIGENDIAN
  1191. ch = ch_attr >> 8;
  1192. cattr = ch_attr & 0xff;
  1193. #else
  1194. ch = ch_attr & 0xff;
  1195. cattr = ch_attr >> 8;
  1196. #endif
  1197. font_ptr = font_base[(cattr >> 3) & 1];
  1198. font_ptr += 32 * 4 * ch;
  1199. bgcol = palette[cattr >> 4];
  1200. fgcol = palette[cattr & 0x0f];
  1201. if (cw == 16) {
  1202. vga_draw_glyph16(d1, linesize,
  1203. font_ptr, cheight, fgcol, bgcol);
  1204. } else if (cw != 9) {
  1205. vga_draw_glyph8(d1, linesize,
  1206. font_ptr, cheight, fgcol, bgcol);
  1207. } else {
  1208. dup9 = 0;
  1209. if (ch >= 0xb0 && ch <= 0xdf &&
  1210. (s->ar[VGA_ATC_MODE] & 0x04)) {
  1211. dup9 = 1;
  1212. }
  1213. vga_draw_glyph9(d1, linesize,
  1214. font_ptr, cheight, fgcol, bgcol, dup9);
  1215. }
  1216. if (src == cursor_ptr &&
  1217. !(s->cr[VGA_CRTC_CURSOR_START] & 0x20) &&
  1218. s->cursor_visible_phase) {
  1219. int line_start, line_last, h;
  1220. /* draw the cursor */
  1221. line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
  1222. line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
  1223. /* XXX: check that */
  1224. if (line_last > cheight - 1)
  1225. line_last = cheight - 1;
  1226. if (line_last >= line_start && line_start < cheight) {
  1227. h = line_last - line_start + 1;
  1228. d = d1 + linesize * line_start;
  1229. if (cw == 16) {
  1230. vga_draw_glyph16(d, linesize,
  1231. cursor_glyph, h, fgcol, bgcol);
  1232. } else if (cw != 9) {
  1233. vga_draw_glyph8(d, linesize,
  1234. cursor_glyph, h, fgcol, bgcol);
  1235. } else {
  1236. vga_draw_glyph9(d, linesize,
  1237. cursor_glyph, h, fgcol, bgcol, 1);
  1238. }
  1239. }
  1240. }
  1241. }
  1242. d1 += x_incr;
  1243. src += 4;
  1244. ch_attr_ptr++;
  1245. }
  1246. if (cx_max != -1) {
  1247. dpy_gfx_update(s->con, cx_min * cw, cy * cheight,
  1248. (cx_max - cx_min + 1) * cw, cheight);
  1249. }
  1250. dest += linesize * cheight;
  1251. line1 = line + cheight;
  1252. offset += line_offset;
  1253. if (line < s->line_compare && line1 >= s->line_compare) {
  1254. offset = 0;
  1255. }
  1256. line = line1;
  1257. }
  1258. }
  1259. enum {
  1260. VGA_DRAW_LINE2,
  1261. VGA_DRAW_LINE2D2,
  1262. VGA_DRAW_LINE4,
  1263. VGA_DRAW_LINE4D2,
  1264. VGA_DRAW_LINE8D2,
  1265. VGA_DRAW_LINE8,
  1266. VGA_DRAW_LINE15_LE,
  1267. VGA_DRAW_LINE16_LE,
  1268. VGA_DRAW_LINE24_LE,
  1269. VGA_DRAW_LINE32_LE,
  1270. VGA_DRAW_LINE15_BE,
  1271. VGA_DRAW_LINE16_BE,
  1272. VGA_DRAW_LINE24_BE,
  1273. VGA_DRAW_LINE32_BE,
  1274. VGA_DRAW_LINE_NB,
  1275. };
  1276. static vga_draw_line_func * const vga_draw_line_table[VGA_DRAW_LINE_NB] = {
  1277. vga_draw_line2,
  1278. vga_draw_line2d2,
  1279. vga_draw_line4,
  1280. vga_draw_line4d2,
  1281. vga_draw_line8d2,
  1282. vga_draw_line8,
  1283. vga_draw_line15_le,
  1284. vga_draw_line16_le,
  1285. vga_draw_line24_le,
  1286. vga_draw_line32_le,
  1287. vga_draw_line15_be,
  1288. vga_draw_line16_be,
  1289. vga_draw_line24_be,
  1290. vga_draw_line32_be,
  1291. };
  1292. static int vga_get_bpp(VGACommonState *s)
  1293. {
  1294. int ret;
  1295. if (vbe_enabled(s)) {
  1296. ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
  1297. } else {
  1298. ret = 0;
  1299. }
  1300. return ret;
  1301. }
  1302. static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
  1303. {
  1304. int width, height;
  1305. if (vbe_enabled(s)) {
  1306. width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
  1307. height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
  1308. } else {
  1309. width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
  1310. height = s->cr[VGA_CRTC_V_DISP_END] |
  1311. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1312. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1313. height = (height + 1);
  1314. }
  1315. *pwidth = width;
  1316. *pheight = height;
  1317. }
  1318. void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
  1319. {
  1320. int y;
  1321. if (y1 >= VGA_MAX_HEIGHT)
  1322. return;
  1323. if (y2 >= VGA_MAX_HEIGHT)
  1324. y2 = VGA_MAX_HEIGHT;
  1325. for(y = y1; y < y2; y++) {
  1326. s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
  1327. }
  1328. }
  1329. static bool vga_scanline_invalidated(VGACommonState *s, int y)
  1330. {
  1331. if (y >= VGA_MAX_HEIGHT) {
  1332. return false;
  1333. }
  1334. return s->invalidated_y_table[y >> 5] & (1 << (y & 0x1f));
  1335. }
  1336. void vga_dirty_log_start(VGACommonState *s)
  1337. {
  1338. memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
  1339. }
  1340. void vga_dirty_log_stop(VGACommonState *s)
  1341. {
  1342. memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
  1343. }
  1344. /*
  1345. * graphic modes
  1346. */
  1347. static void vga_draw_graphic(VGACommonState *s, int full_update)
  1348. {
  1349. DisplaySurface *surface = qemu_console_surface(s->con);
  1350. int y1, y, update, linesize, y_start, double_scan, mask, depth;
  1351. int width, height, shift_control, bwidth, bits;
  1352. ram_addr_t page0, page1, region_start, region_end;
  1353. DirtyBitmapSnapshot *snap = NULL;
  1354. int disp_width, multi_scan, multi_run;
  1355. uint8_t *d;
  1356. uint32_t v, addr1, addr;
  1357. vga_draw_line_func *vga_draw_line = NULL;
  1358. bool share_surface, force_shadow = false;
  1359. pixman_format_code_t format;
  1360. #ifdef HOST_WORDS_BIGENDIAN
  1361. bool byteswap = !s->big_endian_fb;
  1362. #else
  1363. bool byteswap = s->big_endian_fb;
  1364. #endif
  1365. full_update |= update_basic_params(s);
  1366. s->get_resolution(s, &width, &height);
  1367. disp_width = width;
  1368. depth = s->get_bpp(s);
  1369. region_start = (s->start_addr * 4);
  1370. region_end = region_start + (ram_addr_t)s->line_offset * height;
  1371. region_end += width * depth / 8; /* scanline length */
  1372. region_end -= s->line_offset;
  1373. if (region_end > s->vbe_size || depth == 0 || depth == 15) {
  1374. /*
  1375. * We land here on:
  1376. * - wraps around (can happen with cirrus vbe modes)
  1377. * - depth == 0 (256 color palette video mode)
  1378. * - depth == 15
  1379. *
  1380. * Take the safe and slow route:
  1381. * - create a dirty bitmap snapshot for all vga memory.
  1382. * - force shadowing (so all vga memory access goes
  1383. * through vga_read_*() helpers).
  1384. *
  1385. * Given this affects only vga features which are pretty much
  1386. * unused by modern guests there should be no performance
  1387. * impact.
  1388. */
  1389. region_start = 0;
  1390. region_end = s->vbe_size;
  1391. force_shadow = true;
  1392. }
  1393. shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
  1394. double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
  1395. if (shift_control != 1) {
  1396. multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
  1397. - 1;
  1398. } else {
  1399. /* in CGA modes, multi_scan is ignored */
  1400. /* XXX: is it correct ? */
  1401. multi_scan = double_scan;
  1402. }
  1403. multi_run = multi_scan;
  1404. if (shift_control != s->shift_control ||
  1405. double_scan != s->double_scan) {
  1406. full_update = 1;
  1407. s->shift_control = shift_control;
  1408. s->double_scan = double_scan;
  1409. }
  1410. if (shift_control == 0) {
  1411. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1412. disp_width <<= 1;
  1413. }
  1414. } else if (shift_control == 1) {
  1415. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1416. disp_width <<= 1;
  1417. }
  1418. }
  1419. /*
  1420. * Check whether we can share the surface with the backend
  1421. * or whether we need a shadow surface. We share native
  1422. * endian surfaces for 15bpp and above and byteswapped
  1423. * surfaces for 24bpp and above.
  1424. */
  1425. format = qemu_default_pixman_format(depth, !byteswap);
  1426. if (format) {
  1427. share_surface = dpy_gfx_check_format(s->con, format)
  1428. && !s->force_shadow && !force_shadow;
  1429. } else {
  1430. share_surface = false;
  1431. }
  1432. if (s->line_offset != s->last_line_offset ||
  1433. disp_width != s->last_width ||
  1434. height != s->last_height ||
  1435. s->last_depth != depth ||
  1436. s->last_byteswap != byteswap ||
  1437. share_surface != is_buffer_shared(surface)) {
  1438. /* display parameters changed -> need new display surface */
  1439. s->last_scr_width = disp_width;
  1440. s->last_scr_height = height;
  1441. s->last_width = disp_width;
  1442. s->last_height = height;
  1443. s->last_line_offset = s->line_offset;
  1444. s->last_depth = depth;
  1445. s->last_byteswap = byteswap;
  1446. full_update = 1;
  1447. }
  1448. if (surface_data(surface) != s->vram_ptr + (s->start_addr * 4)
  1449. && is_buffer_shared(surface)) {
  1450. /* base address changed (page flip) -> shared display surfaces
  1451. * must be updated with the new base address */
  1452. full_update = 1;
  1453. }
  1454. if (full_update) {
  1455. if (share_surface) {
  1456. surface = qemu_create_displaysurface_from(disp_width,
  1457. height, format, s->line_offset,
  1458. s->vram_ptr + (s->start_addr * 4));
  1459. dpy_gfx_replace_surface(s->con, surface);
  1460. } else {
  1461. qemu_console_resize(s->con, disp_width, height);
  1462. surface = qemu_console_surface(s->con);
  1463. }
  1464. }
  1465. if (shift_control == 0) {
  1466. full_update |= update_palette16(s);
  1467. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1468. v = VGA_DRAW_LINE4D2;
  1469. } else {
  1470. v = VGA_DRAW_LINE4;
  1471. }
  1472. bits = 4;
  1473. } else if (shift_control == 1) {
  1474. full_update |= update_palette16(s);
  1475. if (sr(s, VGA_SEQ_CLOCK_MODE) & 8) {
  1476. v = VGA_DRAW_LINE2D2;
  1477. } else {
  1478. v = VGA_DRAW_LINE2;
  1479. }
  1480. bits = 4;
  1481. } else {
  1482. switch(s->get_bpp(s)) {
  1483. default:
  1484. case 0:
  1485. full_update |= update_palette256(s);
  1486. v = VGA_DRAW_LINE8D2;
  1487. bits = 4;
  1488. break;
  1489. case 8:
  1490. full_update |= update_palette256(s);
  1491. v = VGA_DRAW_LINE8;
  1492. bits = 8;
  1493. break;
  1494. case 15:
  1495. v = s->big_endian_fb ? VGA_DRAW_LINE15_BE : VGA_DRAW_LINE15_LE;
  1496. bits = 16;
  1497. break;
  1498. case 16:
  1499. v = s->big_endian_fb ? VGA_DRAW_LINE16_BE : VGA_DRAW_LINE16_LE;
  1500. bits = 16;
  1501. break;
  1502. case 24:
  1503. v = s->big_endian_fb ? VGA_DRAW_LINE24_BE : VGA_DRAW_LINE24_LE;
  1504. bits = 24;
  1505. break;
  1506. case 32:
  1507. v = s->big_endian_fb ? VGA_DRAW_LINE32_BE : VGA_DRAW_LINE32_LE;
  1508. bits = 32;
  1509. break;
  1510. }
  1511. }
  1512. vga_draw_line = vga_draw_line_table[v];
  1513. if (!is_buffer_shared(surface) && s->cursor_invalidate) {
  1514. s->cursor_invalidate(s);
  1515. }
  1516. #if 0
  1517. printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
  1518. width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
  1519. s->line_compare, sr(s, VGA_SEQ_CLOCK_MODE));
  1520. #endif
  1521. addr1 = (s->start_addr * 4);
  1522. bwidth = DIV_ROUND_UP(width * bits, 8);
  1523. y_start = -1;
  1524. d = surface_data(surface);
  1525. linesize = surface_stride(surface);
  1526. y1 = 0;
  1527. if (!full_update) {
  1528. if (s->line_compare < height) {
  1529. /* split screen mode */
  1530. region_start = 0;
  1531. }
  1532. snap = memory_region_snapshot_and_clear_dirty(&s->vram, region_start,
  1533. region_end - region_start,
  1534. DIRTY_MEMORY_VGA);
  1535. }
  1536. for(y = 0; y < height; y++) {
  1537. addr = addr1;
  1538. if (!(s->cr[VGA_CRTC_MODE] & 1)) {
  1539. int shift;
  1540. /* CGA compatibility handling */
  1541. shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
  1542. addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
  1543. }
  1544. if (!(s->cr[VGA_CRTC_MODE] & 2)) {
  1545. addr = (addr & ~0x8000) | ((y1 & 2) << 14);
  1546. }
  1547. update = full_update;
  1548. page0 = addr & s->vbe_size_mask;
  1549. page1 = (addr + bwidth - 1) & s->vbe_size_mask;
  1550. if (full_update) {
  1551. update = 1;
  1552. } else if (page1 < page0) {
  1553. /* scanline wraps from end of video memory to the start */
  1554. assert(force_shadow);
  1555. update = memory_region_snapshot_get_dirty(&s->vram, snap,
  1556. page0, s->vbe_size - page0);
  1557. update |= memory_region_snapshot_get_dirty(&s->vram, snap,
  1558. 0, page1);
  1559. } else {
  1560. update = memory_region_snapshot_get_dirty(&s->vram, snap,
  1561. page0, page1 - page0);
  1562. }
  1563. /* explicit invalidation for the hardware cursor (cirrus only) */
  1564. update |= vga_scanline_invalidated(s, y);
  1565. if (update) {
  1566. if (y_start < 0)
  1567. y_start = y;
  1568. if (!(is_buffer_shared(surface))) {
  1569. vga_draw_line(s, d, addr, width);
  1570. if (s->cursor_draw_line)
  1571. s->cursor_draw_line(s, d, y);
  1572. }
  1573. } else {
  1574. if (y_start >= 0) {
  1575. /* flush to display */
  1576. dpy_gfx_update(s->con, 0, y_start,
  1577. disp_width, y - y_start);
  1578. y_start = -1;
  1579. }
  1580. }
  1581. if (!multi_run) {
  1582. mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
  1583. if ((y1 & mask) == mask)
  1584. addr1 += s->line_offset;
  1585. y1++;
  1586. multi_run = multi_scan;
  1587. } else {
  1588. multi_run--;
  1589. }
  1590. /* line compare acts on the displayed lines */
  1591. if (y == s->line_compare)
  1592. addr1 = 0;
  1593. d += linesize;
  1594. }
  1595. if (y_start >= 0) {
  1596. /* flush to display */
  1597. dpy_gfx_update(s->con, 0, y_start,
  1598. disp_width, y - y_start);
  1599. }
  1600. g_free(snap);
  1601. memset(s->invalidated_y_table, 0, sizeof(s->invalidated_y_table));
  1602. }
  1603. static void vga_draw_blank(VGACommonState *s, int full_update)
  1604. {
  1605. DisplaySurface *surface = qemu_console_surface(s->con);
  1606. int i, w;
  1607. uint8_t *d;
  1608. if (!full_update)
  1609. return;
  1610. if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
  1611. return;
  1612. w = s->last_scr_width * surface_bytes_per_pixel(surface);
  1613. d = surface_data(surface);
  1614. for(i = 0; i < s->last_scr_height; i++) {
  1615. memset(d, 0, w);
  1616. d += surface_stride(surface);
  1617. }
  1618. dpy_gfx_update_full(s->con);
  1619. }
  1620. #define GMODE_TEXT 0
  1621. #define GMODE_GRAPH 1
  1622. #define GMODE_BLANK 2
  1623. static void vga_update_display(void *opaque)
  1624. {
  1625. VGACommonState *s = opaque;
  1626. DisplaySurface *surface = qemu_console_surface(s->con);
  1627. int full_update, graphic_mode;
  1628. qemu_flush_coalesced_mmio_buffer();
  1629. if (surface_bits_per_pixel(surface) == 0) {
  1630. /* nothing to do */
  1631. } else {
  1632. full_update = 0;
  1633. if (!(s->ar_index & 0x20)) {
  1634. graphic_mode = GMODE_BLANK;
  1635. } else {
  1636. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1637. }
  1638. if (graphic_mode != s->graphic_mode) {
  1639. s->graphic_mode = graphic_mode;
  1640. s->cursor_blink_time = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL);
  1641. full_update = 1;
  1642. }
  1643. switch(graphic_mode) {
  1644. case GMODE_TEXT:
  1645. vga_draw_text(s, full_update);
  1646. break;
  1647. case GMODE_GRAPH:
  1648. vga_draw_graphic(s, full_update);
  1649. break;
  1650. case GMODE_BLANK:
  1651. default:
  1652. vga_draw_blank(s, full_update);
  1653. break;
  1654. }
  1655. }
  1656. }
  1657. /* force a full display refresh */
  1658. static void vga_invalidate_display(void *opaque)
  1659. {
  1660. VGACommonState *s = opaque;
  1661. s->last_width = -1;
  1662. s->last_height = -1;
  1663. }
  1664. void vga_common_reset(VGACommonState *s)
  1665. {
  1666. s->sr_index = 0;
  1667. memset(s->sr, '\0', sizeof(s->sr));
  1668. memset(s->sr_vbe, '\0', sizeof(s->sr_vbe));
  1669. s->gr_index = 0;
  1670. memset(s->gr, '\0', sizeof(s->gr));
  1671. s->ar_index = 0;
  1672. memset(s->ar, '\0', sizeof(s->ar));
  1673. s->ar_flip_flop = 0;
  1674. s->cr_index = 0;
  1675. memset(s->cr, '\0', sizeof(s->cr));
  1676. s->msr = 0;
  1677. s->fcr = 0;
  1678. s->st00 = 0;
  1679. s->st01 = 0;
  1680. s->dac_state = 0;
  1681. s->dac_sub_index = 0;
  1682. s->dac_read_index = 0;
  1683. s->dac_write_index = 0;
  1684. memset(s->dac_cache, '\0', sizeof(s->dac_cache));
  1685. s->dac_8bit = 0;
  1686. memset(s->palette, '\0', sizeof(s->palette));
  1687. s->bank_offset = 0;
  1688. s->vbe_index = 0;
  1689. memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
  1690. s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
  1691. s->vbe_start_addr = 0;
  1692. s->vbe_line_offset = 0;
  1693. s->vbe_bank_mask = (s->vram_size >> 16) - 1;
  1694. memset(s->font_offsets, '\0', sizeof(s->font_offsets));
  1695. s->graphic_mode = -1; /* force full update */
  1696. s->shift_control = 0;
  1697. s->double_scan = 0;
  1698. s->line_offset = 0;
  1699. s->line_compare = 0;
  1700. s->start_addr = 0;
  1701. s->plane_updated = 0;
  1702. s->last_cw = 0;
  1703. s->last_ch = 0;
  1704. s->last_width = 0;
  1705. s->last_height = 0;
  1706. s->last_scr_width = 0;
  1707. s->last_scr_height = 0;
  1708. s->cursor_start = 0;
  1709. s->cursor_end = 0;
  1710. s->cursor_offset = 0;
  1711. s->big_endian_fb = s->default_endian_fb;
  1712. memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
  1713. memset(s->last_palette, '\0', sizeof(s->last_palette));
  1714. memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
  1715. switch (vga_retrace_method) {
  1716. case VGA_RETRACE_DUMB:
  1717. break;
  1718. case VGA_RETRACE_PRECISE:
  1719. memset(&s->retrace_info, 0, sizeof (s->retrace_info));
  1720. break;
  1721. }
  1722. vga_update_memory_access(s);
  1723. }
  1724. static void vga_reset(void *opaque)
  1725. {
  1726. VGACommonState *s = opaque;
  1727. vga_common_reset(s);
  1728. }
  1729. #define TEXTMODE_X(x) ((x) % width)
  1730. #define TEXTMODE_Y(x) ((x) / width)
  1731. #define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
  1732. ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
  1733. /* relay text rendering to the display driver
  1734. * instead of doing a full vga_update_display() */
  1735. static void vga_update_text(void *opaque, console_ch_t *chardata)
  1736. {
  1737. VGACommonState *s = opaque;
  1738. int graphic_mode, i, cursor_offset, cursor_visible;
  1739. int cw, cheight, width, height, size, c_min, c_max;
  1740. uint32_t *src;
  1741. console_ch_t *dst, val;
  1742. char msg_buffer[80];
  1743. int full_update = 0;
  1744. qemu_flush_coalesced_mmio_buffer();
  1745. if (!(s->ar_index & 0x20)) {
  1746. graphic_mode = GMODE_BLANK;
  1747. } else {
  1748. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1749. }
  1750. if (graphic_mode != s->graphic_mode) {
  1751. s->graphic_mode = graphic_mode;
  1752. full_update = 1;
  1753. }
  1754. if (s->last_width == -1) {
  1755. s->last_width = 0;
  1756. full_update = 1;
  1757. }
  1758. switch (graphic_mode) {
  1759. case GMODE_TEXT:
  1760. /* TODO: update palette */
  1761. full_update |= update_basic_params(s);
  1762. /* total width & height */
  1763. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1764. cw = 8;
  1765. if (!(sr(s, VGA_SEQ_CLOCK_MODE) & VGA_SR01_CHAR_CLK_8DOTS)) {
  1766. cw = 9;
  1767. }
  1768. if (sr(s, VGA_SEQ_CLOCK_MODE) & 0x08) {
  1769. cw = 16; /* NOTE: no 18 pixel wide */
  1770. }
  1771. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1772. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1773. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1774. height = 100;
  1775. } else {
  1776. height = s->cr[VGA_CRTC_V_DISP_END] |
  1777. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1778. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1779. height = (height + 1) / cheight;
  1780. }
  1781. size = (height * width);
  1782. if (size > CH_ATTR_SIZE) {
  1783. if (!full_update)
  1784. return;
  1785. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
  1786. width, height);
  1787. break;
  1788. }
  1789. if (width != s->last_width || height != s->last_height ||
  1790. cw != s->last_cw || cheight != s->last_ch) {
  1791. s->last_scr_width = width * cw;
  1792. s->last_scr_height = height * cheight;
  1793. qemu_console_resize(s->con, s->last_scr_width, s->last_scr_height);
  1794. dpy_text_resize(s->con, width, height);
  1795. s->last_depth = 0;
  1796. s->last_width = width;
  1797. s->last_height = height;
  1798. s->last_ch = cheight;
  1799. s->last_cw = cw;
  1800. full_update = 1;
  1801. }
  1802. if (full_update) {
  1803. s->full_update_gfx = 1;
  1804. }
  1805. if (s->full_update_text) {
  1806. s->full_update_text = 0;
  1807. full_update |= 1;
  1808. }
  1809. /* Update "hardware" cursor */
  1810. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1811. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1812. if (cursor_offset != s->cursor_offset ||
  1813. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1814. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
  1815. cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
  1816. if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
  1817. dpy_text_cursor(s->con,
  1818. TEXTMODE_X(cursor_offset),
  1819. TEXTMODE_Y(cursor_offset));
  1820. else
  1821. dpy_text_cursor(s->con, -1, -1);
  1822. s->cursor_offset = cursor_offset;
  1823. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1824. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1825. }
  1826. src = (uint32_t *) s->vram_ptr + s->start_addr;
  1827. dst = chardata;
  1828. if (full_update) {
  1829. for (i = 0; i < size; src ++, dst ++, i ++)
  1830. console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
  1831. dpy_text_update(s->con, 0, 0, width, height);
  1832. } else {
  1833. c_max = 0;
  1834. for (i = 0; i < size; src ++, dst ++, i ++) {
  1835. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1836. if (*dst != val) {
  1837. *dst = val;
  1838. c_max = i;
  1839. break;
  1840. }
  1841. }
  1842. c_min = i;
  1843. for (; i < size; src ++, dst ++, i ++) {
  1844. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1845. if (*dst != val) {
  1846. *dst = val;
  1847. c_max = i;
  1848. }
  1849. }
  1850. if (c_min <= c_max) {
  1851. i = TEXTMODE_Y(c_min);
  1852. dpy_text_update(s->con, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
  1853. }
  1854. }
  1855. return;
  1856. case GMODE_GRAPH:
  1857. if (!full_update)
  1858. return;
  1859. s->get_resolution(s, &width, &height);
  1860. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
  1861. width, height);
  1862. break;
  1863. case GMODE_BLANK:
  1864. default:
  1865. if (!full_update)
  1866. return;
  1867. snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
  1868. break;
  1869. }
  1870. /* Display a message */
  1871. s->last_width = 60;
  1872. s->last_height = height = 3;
  1873. dpy_text_cursor(s->con, -1, -1);
  1874. dpy_text_resize(s->con, s->last_width, height);
  1875. for (dst = chardata, i = 0; i < s->last_width * height; i ++)
  1876. console_write_ch(dst ++, ' ');
  1877. size = strlen(msg_buffer);
  1878. width = (s->last_width - size) / 2;
  1879. dst = chardata + s->last_width + width;
  1880. for (i = 0; i < size; i ++)
  1881. console_write_ch(dst ++, ATTR2CHTYPE(msg_buffer[i], QEMU_COLOR_BLUE,
  1882. QEMU_COLOR_BLACK, 1));
  1883. dpy_text_update(s->con, 0, 0, s->last_width, height);
  1884. }
  1885. static uint64_t vga_mem_read(void *opaque, hwaddr addr,
  1886. unsigned size)
  1887. {
  1888. VGACommonState *s = opaque;
  1889. return vga_mem_readb(s, addr);
  1890. }
  1891. static void vga_mem_write(void *opaque, hwaddr addr,
  1892. uint64_t data, unsigned size)
  1893. {
  1894. VGACommonState *s = opaque;
  1895. vga_mem_writeb(s, addr, data);
  1896. }
  1897. const MemoryRegionOps vga_mem_ops = {
  1898. .read = vga_mem_read,
  1899. .write = vga_mem_write,
  1900. .endianness = DEVICE_LITTLE_ENDIAN,
  1901. .impl = {
  1902. .min_access_size = 1,
  1903. .max_access_size = 1,
  1904. },
  1905. };
  1906. static int vga_common_post_load(void *opaque, int version_id)
  1907. {
  1908. VGACommonState *s = opaque;
  1909. /* force refresh */
  1910. s->graphic_mode = -1;
  1911. vbe_update_vgaregs(s);
  1912. vga_update_memory_access(s);
  1913. return 0;
  1914. }
  1915. static bool vga_endian_state_needed(void *opaque)
  1916. {
  1917. VGACommonState *s = opaque;
  1918. /*
  1919. * Only send the endian state if it's different from the
  1920. * default one, thus ensuring backward compatibility for
  1921. * migration of the common case
  1922. */
  1923. return s->default_endian_fb != s->big_endian_fb;
  1924. }
  1925. static const VMStateDescription vmstate_vga_endian = {
  1926. .name = "vga.endian",
  1927. .version_id = 1,
  1928. .minimum_version_id = 1,
  1929. .needed = vga_endian_state_needed,
  1930. .fields = (VMStateField[]) {
  1931. VMSTATE_BOOL(big_endian_fb, VGACommonState),
  1932. VMSTATE_END_OF_LIST()
  1933. }
  1934. };
  1935. const VMStateDescription vmstate_vga_common = {
  1936. .name = "vga",
  1937. .version_id = 2,
  1938. .minimum_version_id = 2,
  1939. .post_load = vga_common_post_load,
  1940. .fields = (VMStateField[]) {
  1941. VMSTATE_UINT32(latch, VGACommonState),
  1942. VMSTATE_UINT8(sr_index, VGACommonState),
  1943. VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
  1944. VMSTATE_UINT8(gr_index, VGACommonState),
  1945. VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
  1946. VMSTATE_UINT8(ar_index, VGACommonState),
  1947. VMSTATE_BUFFER(ar, VGACommonState),
  1948. VMSTATE_INT32(ar_flip_flop, VGACommonState),
  1949. VMSTATE_UINT8(cr_index, VGACommonState),
  1950. VMSTATE_BUFFER(cr, VGACommonState),
  1951. VMSTATE_UINT8(msr, VGACommonState),
  1952. VMSTATE_UINT8(fcr, VGACommonState),
  1953. VMSTATE_UINT8(st00, VGACommonState),
  1954. VMSTATE_UINT8(st01, VGACommonState),
  1955. VMSTATE_UINT8(dac_state, VGACommonState),
  1956. VMSTATE_UINT8(dac_sub_index, VGACommonState),
  1957. VMSTATE_UINT8(dac_read_index, VGACommonState),
  1958. VMSTATE_UINT8(dac_write_index, VGACommonState),
  1959. VMSTATE_BUFFER(dac_cache, VGACommonState),
  1960. VMSTATE_BUFFER(palette, VGACommonState),
  1961. VMSTATE_INT32(bank_offset, VGACommonState),
  1962. VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState, NULL),
  1963. VMSTATE_UINT16(vbe_index, VGACommonState),
  1964. VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
  1965. VMSTATE_UINT32(vbe_start_addr, VGACommonState),
  1966. VMSTATE_UINT32(vbe_line_offset, VGACommonState),
  1967. VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
  1968. VMSTATE_END_OF_LIST()
  1969. },
  1970. .subsections = (const VMStateDescription*[]) {
  1971. &vmstate_vga_endian,
  1972. NULL
  1973. }
  1974. };
  1975. static const GraphicHwOps vga_ops = {
  1976. .invalidate = vga_invalidate_display,
  1977. .gfx_update = vga_update_display,
  1978. .text_update = vga_update_text,
  1979. };
  1980. static inline uint32_t uint_clamp(uint32_t val, uint32_t vmin, uint32_t vmax)
  1981. {
  1982. if (val < vmin) {
  1983. return vmin;
  1984. }
  1985. if (val > vmax) {
  1986. return vmax;
  1987. }
  1988. return val;
  1989. }
  1990. void vga_common_init(VGACommonState *s, Object *obj)
  1991. {
  1992. int i, j, v, b;
  1993. for(i = 0;i < 256; i++) {
  1994. v = 0;
  1995. for(j = 0; j < 8; j++) {
  1996. v |= ((i >> j) & 1) << (j * 4);
  1997. }
  1998. expand4[i] = v;
  1999. v = 0;
  2000. for(j = 0; j < 4; j++) {
  2001. v |= ((i >> (2 * j)) & 3) << (j * 4);
  2002. }
  2003. expand2[i] = v;
  2004. }
  2005. for(i = 0; i < 16; i++) {
  2006. v = 0;
  2007. for(j = 0; j < 4; j++) {
  2008. b = ((i >> j) & 1);
  2009. v |= b << (2 * j);
  2010. v |= b << (2 * j + 1);
  2011. }
  2012. expand4to8[i] = v;
  2013. }
  2014. s->vram_size_mb = uint_clamp(s->vram_size_mb, 1, 512);
  2015. s->vram_size_mb = pow2ceil(s->vram_size_mb);
  2016. s->vram_size = s->vram_size_mb * MiB;
  2017. if (!s->vbe_size) {
  2018. s->vbe_size = s->vram_size;
  2019. }
  2020. s->vbe_size_mask = s->vbe_size - 1;
  2021. s->is_vbe_vmstate = 1;
  2022. memory_region_init_ram_nomigrate(&s->vram, obj, "vga.vram", s->vram_size,
  2023. &error_fatal);
  2024. vmstate_register_ram(&s->vram, s->global_vmstate ? NULL : DEVICE(obj));
  2025. xen_register_framebuffer(&s->vram);
  2026. s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
  2027. s->get_bpp = vga_get_bpp;
  2028. s->get_offsets = vga_get_offsets;
  2029. s->get_resolution = vga_get_resolution;
  2030. s->hw_ops = &vga_ops;
  2031. switch (vga_retrace_method) {
  2032. case VGA_RETRACE_DUMB:
  2033. s->retrace = vga_dumb_retrace;
  2034. s->update_retrace_info = vga_dumb_update_retrace_info;
  2035. break;
  2036. case VGA_RETRACE_PRECISE:
  2037. s->retrace = vga_precise_retrace;
  2038. s->update_retrace_info = vga_precise_update_retrace_info;
  2039. break;
  2040. }
  2041. /*
  2042. * Set default fb endian based on target, could probably be turned
  2043. * into a device attribute set by the machine/platform to remove
  2044. * all target endian dependencies from this file.
  2045. */
  2046. #ifdef TARGET_WORDS_BIGENDIAN
  2047. s->default_endian_fb = true;
  2048. #else
  2049. s->default_endian_fb = false;
  2050. #endif
  2051. vga_dirty_log_start(s);
  2052. }
  2053. static const MemoryRegionPortio vga_portio_list[] = {
  2054. { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
  2055. { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
  2056. { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
  2057. { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
  2058. { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
  2059. PORTIO_END_OF_LIST(),
  2060. };
  2061. static const MemoryRegionPortio vbe_portio_list[] = {
  2062. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2063. # ifdef TARGET_I386
  2064. { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2065. # endif
  2066. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2067. PORTIO_END_OF_LIST(),
  2068. };
  2069. /* Used by both ISA and PCI */
  2070. MemoryRegion *vga_init_io(VGACommonState *s, Object *obj,
  2071. const MemoryRegionPortio **vga_ports,
  2072. const MemoryRegionPortio **vbe_ports)
  2073. {
  2074. MemoryRegion *vga_mem;
  2075. *vga_ports = vga_portio_list;
  2076. *vbe_ports = vbe_portio_list;
  2077. vga_mem = g_malloc(sizeof(*vga_mem));
  2078. memory_region_init_io(vga_mem, obj, &vga_mem_ops, s,
  2079. "vga-lowmem", 0x20000);
  2080. memory_region_set_flush_coalesced(vga_mem);
  2081. return vga_mem;
  2082. }
  2083. void vga_init(VGACommonState *s, Object *obj, MemoryRegion *address_space,
  2084. MemoryRegion *address_space_io, bool init_vga_ports)
  2085. {
  2086. MemoryRegion *vga_io_memory;
  2087. const MemoryRegionPortio *vga_ports, *vbe_ports;
  2088. qemu_register_reset(vga_reset, s);
  2089. s->bank_offset = 0;
  2090. s->legacy_address_space = address_space;
  2091. vga_io_memory = vga_init_io(s, obj, &vga_ports, &vbe_ports);
  2092. memory_region_add_subregion_overlap(address_space,
  2093. 0x000a0000,
  2094. vga_io_memory,
  2095. 1);
  2096. memory_region_set_coalescing(vga_io_memory);
  2097. if (init_vga_ports) {
  2098. portio_list_init(&s->vga_port_list, obj, vga_ports, s, "vga");
  2099. portio_list_set_flush_coalesced(&s->vga_port_list);
  2100. portio_list_add(&s->vga_port_list, address_space_io, 0x3b0);
  2101. }
  2102. if (vbe_ports) {
  2103. portio_list_init(&s->vbe_port_list, obj, vbe_ports, s, "vbe");
  2104. portio_list_add(&s->vbe_port_list, address_space_io, 0x1ce);
  2105. }
  2106. }
  2107. void vga_init_vbe(VGACommonState *s, Object *obj, MemoryRegion *system_memory)
  2108. {
  2109. /* With pc-0.12 and below we map both the PCI BAR and the fixed VBE region,
  2110. * so use an alias to avoid double-mapping the same region.
  2111. */
  2112. memory_region_init_alias(&s->vram_vbe, obj, "vram.vbe",
  2113. &s->vram, 0, memory_region_size(&s->vram));
  2114. /* XXX: use optimized standard vga accesses */
  2115. memory_region_add_subregion(system_memory,
  2116. VBE_DISPI_LFB_PHYSICAL_ADDRESS,
  2117. &s->vram_vbe);
  2118. s->vbe_mapped = 1;
  2119. }