sm501.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100
  1. /*
  2. * QEMU SM501 Device
  3. *
  4. * Copyright (c) 2008 Shin-ichiro KAWASAKI
  5. * Copyright (c) 2016 BALATON Zoltan
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "qemu/units.h"
  27. #include "qapi/error.h"
  28. #include "qemu/log.h"
  29. #include "qemu/module.h"
  30. #include "hw/char/serial.h"
  31. #include "ui/console.h"
  32. #include "hw/sysbus.h"
  33. #include "migration/vmstate.h"
  34. #include "hw/pci/pci.h"
  35. #include "hw/qdev-properties.h"
  36. #include "hw/i2c/i2c.h"
  37. #include "hw/display/i2c-ddc.h"
  38. #include "qemu/range.h"
  39. #include "ui/pixel_ops.h"
  40. #include "qemu/bswap.h"
  41. /*
  42. * Status: 2010/05/07
  43. * - Minimum implementation for Linux console : mmio regs and CRT layer.
  44. * - 2D graphics acceleration partially supported : only fill rectangle.
  45. *
  46. * Status: 2016/12/04
  47. * - Misc fixes: endianness, hardware cursor
  48. * - Panel support
  49. *
  50. * TODO:
  51. * - Touch panel support
  52. * - USB support
  53. * - UART support
  54. * - More 2D graphics engine support
  55. * - Performance tuning
  56. */
  57. /*#define DEBUG_SM501*/
  58. /*#define DEBUG_BITBLT*/
  59. #ifdef DEBUG_SM501
  60. #define SM501_DPRINTF(fmt, ...) printf(fmt, ## __VA_ARGS__)
  61. #else
  62. #define SM501_DPRINTF(fmt, ...) do {} while (0)
  63. #endif
  64. #define MMIO_BASE_OFFSET 0x3e00000
  65. #define MMIO_SIZE 0x200000
  66. #define DC_PALETTE_ENTRIES (0x400 * 3)
  67. /* SM501 register definitions taken from "linux/include/linux/sm501-regs.h" */
  68. /* System Configuration area */
  69. /* System config base */
  70. #define SM501_SYS_CONFIG (0x000000)
  71. /* config 1 */
  72. #define SM501_SYSTEM_CONTROL (0x000000)
  73. #define SM501_SYSCTRL_PANEL_TRISTATE (1 << 0)
  74. #define SM501_SYSCTRL_MEM_TRISTATE (1 << 1)
  75. #define SM501_SYSCTRL_CRT_TRISTATE (1 << 2)
  76. #define SM501_SYSCTRL_PCI_SLAVE_BURST_MASK (3 << 4)
  77. #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0 << 4)
  78. #define SM501_SYSCTRL_PCI_SLAVE_BURST_2 (1 << 4)
  79. #define SM501_SYSCTRL_PCI_SLAVE_BURST_4 (2 << 4)
  80. #define SM501_SYSCTRL_PCI_SLAVE_BURST_8 (3 << 4)
  81. #define SM501_SYSCTRL_PCI_CLOCK_RUN_EN (1 << 6)
  82. #define SM501_SYSCTRL_PCI_RETRY_DISABLE (1 << 7)
  83. #define SM501_SYSCTRL_PCI_SUBSYS_LOCK (1 << 11)
  84. #define SM501_SYSCTRL_PCI_BURST_READ_EN (1 << 15)
  85. /* miscellaneous control */
  86. #define SM501_MISC_CONTROL (0x000004)
  87. #define SM501_MISC_BUS_SH (0x0)
  88. #define SM501_MISC_BUS_PCI (0x1)
  89. #define SM501_MISC_BUS_XSCALE (0x2)
  90. #define SM501_MISC_BUS_NEC (0x6)
  91. #define SM501_MISC_BUS_MASK (0x7)
  92. #define SM501_MISC_VR_62MB (1 << 3)
  93. #define SM501_MISC_CDR_RESET (1 << 7)
  94. #define SM501_MISC_USB_LB (1 << 8)
  95. #define SM501_MISC_USB_SLAVE (1 << 9)
  96. #define SM501_MISC_BL_1 (1 << 10)
  97. #define SM501_MISC_MC (1 << 11)
  98. #define SM501_MISC_DAC_POWER (1 << 12)
  99. #define SM501_MISC_IRQ_INVERT (1 << 16)
  100. #define SM501_MISC_SH (1 << 17)
  101. #define SM501_MISC_HOLD_EMPTY (0 << 18)
  102. #define SM501_MISC_HOLD_8 (1 << 18)
  103. #define SM501_MISC_HOLD_16 (2 << 18)
  104. #define SM501_MISC_HOLD_24 (3 << 18)
  105. #define SM501_MISC_HOLD_32 (4 << 18)
  106. #define SM501_MISC_HOLD_MASK (7 << 18)
  107. #define SM501_MISC_FREQ_12 (1 << 24)
  108. #define SM501_MISC_PNL_24BIT (1 << 25)
  109. #define SM501_MISC_8051_LE (1 << 26)
  110. #define SM501_GPIO31_0_CONTROL (0x000008)
  111. #define SM501_GPIO63_32_CONTROL (0x00000C)
  112. #define SM501_DRAM_CONTROL (0x000010)
  113. /* command list */
  114. #define SM501_ARBTRTN_CONTROL (0x000014)
  115. /* command list */
  116. #define SM501_COMMAND_LIST_STATUS (0x000024)
  117. /* interrupt debug */
  118. #define SM501_RAW_IRQ_STATUS (0x000028)
  119. #define SM501_RAW_IRQ_CLEAR (0x000028)
  120. #define SM501_IRQ_STATUS (0x00002C)
  121. #define SM501_IRQ_MASK (0x000030)
  122. #define SM501_DEBUG_CONTROL (0x000034)
  123. /* power management */
  124. #define SM501_POWERMODE_P2X_SRC (1 << 29)
  125. #define SM501_POWERMODE_V2X_SRC (1 << 20)
  126. #define SM501_POWERMODE_M_SRC (1 << 12)
  127. #define SM501_POWERMODE_M1_SRC (1 << 4)
  128. #define SM501_CURRENT_GATE (0x000038)
  129. #define SM501_CURRENT_CLOCK (0x00003C)
  130. #define SM501_POWER_MODE_0_GATE (0x000040)
  131. #define SM501_POWER_MODE_0_CLOCK (0x000044)
  132. #define SM501_POWER_MODE_1_GATE (0x000048)
  133. #define SM501_POWER_MODE_1_CLOCK (0x00004C)
  134. #define SM501_SLEEP_MODE_GATE (0x000050)
  135. #define SM501_POWER_MODE_CONTROL (0x000054)
  136. /* power gates for units within the 501 */
  137. #define SM501_GATE_HOST (0)
  138. #define SM501_GATE_MEMORY (1)
  139. #define SM501_GATE_DISPLAY (2)
  140. #define SM501_GATE_2D_ENGINE (3)
  141. #define SM501_GATE_CSC (4)
  142. #define SM501_GATE_ZVPORT (5)
  143. #define SM501_GATE_GPIO (6)
  144. #define SM501_GATE_UART0 (7)
  145. #define SM501_GATE_UART1 (8)
  146. #define SM501_GATE_SSP (10)
  147. #define SM501_GATE_USB_HOST (11)
  148. #define SM501_GATE_USB_GADGET (12)
  149. #define SM501_GATE_UCONTROLLER (17)
  150. #define SM501_GATE_AC97 (18)
  151. /* panel clock */
  152. #define SM501_CLOCK_P2XCLK (24)
  153. /* crt clock */
  154. #define SM501_CLOCK_V2XCLK (16)
  155. /* main clock */
  156. #define SM501_CLOCK_MCLK (8)
  157. /* SDRAM controller clock */
  158. #define SM501_CLOCK_M1XCLK (0)
  159. /* config 2 */
  160. #define SM501_PCI_MASTER_BASE (0x000058)
  161. #define SM501_ENDIAN_CONTROL (0x00005C)
  162. #define SM501_DEVICEID (0x000060)
  163. /* 0x050100A0 */
  164. #define SM501_DEVICEID_SM501 (0x05010000)
  165. #define SM501_DEVICEID_IDMASK (0xffff0000)
  166. #define SM501_DEVICEID_REVMASK (0x000000ff)
  167. #define SM501_PLLCLOCK_COUNT (0x000064)
  168. #define SM501_MISC_TIMING (0x000068)
  169. #define SM501_CURRENT_SDRAM_CLOCK (0x00006C)
  170. #define SM501_PROGRAMMABLE_PLL_CONTROL (0x000074)
  171. /* GPIO base */
  172. #define SM501_GPIO (0x010000)
  173. #define SM501_GPIO_DATA_LOW (0x00)
  174. #define SM501_GPIO_DATA_HIGH (0x04)
  175. #define SM501_GPIO_DDR_LOW (0x08)
  176. #define SM501_GPIO_DDR_HIGH (0x0C)
  177. #define SM501_GPIO_IRQ_SETUP (0x10)
  178. #define SM501_GPIO_IRQ_STATUS (0x14)
  179. #define SM501_GPIO_IRQ_RESET (0x14)
  180. /* I2C controller base */
  181. #define SM501_I2C (0x010040)
  182. #define SM501_I2C_BYTE_COUNT (0x00)
  183. #define SM501_I2C_CONTROL (0x01)
  184. #define SM501_I2C_STATUS (0x02)
  185. #define SM501_I2C_RESET (0x02)
  186. #define SM501_I2C_SLAVE_ADDRESS (0x03)
  187. #define SM501_I2C_DATA (0x04)
  188. #define SM501_I2C_CONTROL_START (1 << 2)
  189. #define SM501_I2C_CONTROL_ENABLE (1 << 0)
  190. #define SM501_I2C_STATUS_COMPLETE (1 << 3)
  191. #define SM501_I2C_STATUS_ERROR (1 << 2)
  192. #define SM501_I2C_RESET_ERROR (1 << 2)
  193. /* SSP base */
  194. #define SM501_SSP (0x020000)
  195. /* Uart 0 base */
  196. #define SM501_UART0 (0x030000)
  197. /* Uart 1 base */
  198. #define SM501_UART1 (0x030020)
  199. /* USB host port base */
  200. #define SM501_USB_HOST (0x040000)
  201. /* USB slave/gadget base */
  202. #define SM501_USB_GADGET (0x060000)
  203. /* USB slave/gadget data port base */
  204. #define SM501_USB_GADGET_DATA (0x070000)
  205. /* Display controller/video engine base */
  206. #define SM501_DC (0x080000)
  207. /* common defines for the SM501 address registers */
  208. #define SM501_ADDR_FLIP (1 << 31)
  209. #define SM501_ADDR_EXT (1 << 27)
  210. #define SM501_ADDR_CS1 (1 << 26)
  211. #define SM501_ADDR_MASK (0x3f << 26)
  212. #define SM501_FIFO_MASK (0x3 << 16)
  213. #define SM501_FIFO_1 (0x0 << 16)
  214. #define SM501_FIFO_3 (0x1 << 16)
  215. #define SM501_FIFO_7 (0x2 << 16)
  216. #define SM501_FIFO_11 (0x3 << 16)
  217. /* common registers for panel and the crt */
  218. #define SM501_OFF_DC_H_TOT (0x000)
  219. #define SM501_OFF_DC_V_TOT (0x008)
  220. #define SM501_OFF_DC_H_SYNC (0x004)
  221. #define SM501_OFF_DC_V_SYNC (0x00C)
  222. #define SM501_DC_PANEL_CONTROL (0x000)
  223. #define SM501_DC_PANEL_CONTROL_FPEN (1 << 27)
  224. #define SM501_DC_PANEL_CONTROL_BIAS (1 << 26)
  225. #define SM501_DC_PANEL_CONTROL_DATA (1 << 25)
  226. #define SM501_DC_PANEL_CONTROL_VDD (1 << 24)
  227. #define SM501_DC_PANEL_CONTROL_DP (1 << 23)
  228. #define SM501_DC_PANEL_CONTROL_TFT_888 (0 << 21)
  229. #define SM501_DC_PANEL_CONTROL_TFT_333 (1 << 21)
  230. #define SM501_DC_PANEL_CONTROL_TFT_444 (2 << 21)
  231. #define SM501_DC_PANEL_CONTROL_DE (1 << 20)
  232. #define SM501_DC_PANEL_CONTROL_LCD_TFT (0 << 18)
  233. #define SM501_DC_PANEL_CONTROL_LCD_STN8 (1 << 18)
  234. #define SM501_DC_PANEL_CONTROL_LCD_STN12 (2 << 18)
  235. #define SM501_DC_PANEL_CONTROL_CP (1 << 14)
  236. #define SM501_DC_PANEL_CONTROL_VSP (1 << 13)
  237. #define SM501_DC_PANEL_CONTROL_HSP (1 << 12)
  238. #define SM501_DC_PANEL_CONTROL_CK (1 << 9)
  239. #define SM501_DC_PANEL_CONTROL_TE (1 << 8)
  240. #define SM501_DC_PANEL_CONTROL_VPD (1 << 7)
  241. #define SM501_DC_PANEL_CONTROL_VP (1 << 6)
  242. #define SM501_DC_PANEL_CONTROL_HPD (1 << 5)
  243. #define SM501_DC_PANEL_CONTROL_HP (1 << 4)
  244. #define SM501_DC_PANEL_CONTROL_GAMMA (1 << 3)
  245. #define SM501_DC_PANEL_CONTROL_EN (1 << 2)
  246. #define SM501_DC_PANEL_CONTROL_8BPP (0 << 0)
  247. #define SM501_DC_PANEL_CONTROL_16BPP (1 << 0)
  248. #define SM501_DC_PANEL_CONTROL_32BPP (2 << 0)
  249. #define SM501_DC_PANEL_PANNING_CONTROL (0x004)
  250. #define SM501_DC_PANEL_COLOR_KEY (0x008)
  251. #define SM501_DC_PANEL_FB_ADDR (0x00C)
  252. #define SM501_DC_PANEL_FB_OFFSET (0x010)
  253. #define SM501_DC_PANEL_FB_WIDTH (0x014)
  254. #define SM501_DC_PANEL_FB_HEIGHT (0x018)
  255. #define SM501_DC_PANEL_TL_LOC (0x01C)
  256. #define SM501_DC_PANEL_BR_LOC (0x020)
  257. #define SM501_DC_PANEL_H_TOT (0x024)
  258. #define SM501_DC_PANEL_H_SYNC (0x028)
  259. #define SM501_DC_PANEL_V_TOT (0x02C)
  260. #define SM501_DC_PANEL_V_SYNC (0x030)
  261. #define SM501_DC_PANEL_CUR_LINE (0x034)
  262. #define SM501_DC_VIDEO_CONTROL (0x040)
  263. #define SM501_DC_VIDEO_FB0_ADDR (0x044)
  264. #define SM501_DC_VIDEO_FB_WIDTH (0x048)
  265. #define SM501_DC_VIDEO_FB0_LAST_ADDR (0x04C)
  266. #define SM501_DC_VIDEO_TL_LOC (0x050)
  267. #define SM501_DC_VIDEO_BR_LOC (0x054)
  268. #define SM501_DC_VIDEO_SCALE (0x058)
  269. #define SM501_DC_VIDEO_INIT_SCALE (0x05C)
  270. #define SM501_DC_VIDEO_YUV_CONSTANTS (0x060)
  271. #define SM501_DC_VIDEO_FB1_ADDR (0x064)
  272. #define SM501_DC_VIDEO_FB1_LAST_ADDR (0x068)
  273. #define SM501_DC_VIDEO_ALPHA_CONTROL (0x080)
  274. #define SM501_DC_VIDEO_ALPHA_FB_ADDR (0x084)
  275. #define SM501_DC_VIDEO_ALPHA_FB_OFFSET (0x088)
  276. #define SM501_DC_VIDEO_ALPHA_FB_LAST_ADDR (0x08C)
  277. #define SM501_DC_VIDEO_ALPHA_TL_LOC (0x090)
  278. #define SM501_DC_VIDEO_ALPHA_BR_LOC (0x094)
  279. #define SM501_DC_VIDEO_ALPHA_SCALE (0x098)
  280. #define SM501_DC_VIDEO_ALPHA_INIT_SCALE (0x09C)
  281. #define SM501_DC_VIDEO_ALPHA_CHROMA_KEY (0x0A0)
  282. #define SM501_DC_VIDEO_ALPHA_COLOR_LOOKUP (0x0A4)
  283. #define SM501_DC_PANEL_HWC_BASE (0x0F0)
  284. #define SM501_DC_PANEL_HWC_ADDR (0x0F0)
  285. #define SM501_DC_PANEL_HWC_LOC (0x0F4)
  286. #define SM501_DC_PANEL_HWC_COLOR_1_2 (0x0F8)
  287. #define SM501_DC_PANEL_HWC_COLOR_3 (0x0FC)
  288. #define SM501_HWC_EN (1 << 31)
  289. #define SM501_OFF_HWC_ADDR (0x00)
  290. #define SM501_OFF_HWC_LOC (0x04)
  291. #define SM501_OFF_HWC_COLOR_1_2 (0x08)
  292. #define SM501_OFF_HWC_COLOR_3 (0x0C)
  293. #define SM501_DC_ALPHA_CONTROL (0x100)
  294. #define SM501_DC_ALPHA_FB_ADDR (0x104)
  295. #define SM501_DC_ALPHA_FB_OFFSET (0x108)
  296. #define SM501_DC_ALPHA_TL_LOC (0x10C)
  297. #define SM501_DC_ALPHA_BR_LOC (0x110)
  298. #define SM501_DC_ALPHA_CHROMA_KEY (0x114)
  299. #define SM501_DC_ALPHA_COLOR_LOOKUP (0x118)
  300. #define SM501_DC_CRT_CONTROL (0x200)
  301. #define SM501_DC_CRT_CONTROL_TVP (1 << 15)
  302. #define SM501_DC_CRT_CONTROL_CP (1 << 14)
  303. #define SM501_DC_CRT_CONTROL_VSP (1 << 13)
  304. #define SM501_DC_CRT_CONTROL_HSP (1 << 12)
  305. #define SM501_DC_CRT_CONTROL_VS (1 << 11)
  306. #define SM501_DC_CRT_CONTROL_BLANK (1 << 10)
  307. #define SM501_DC_CRT_CONTROL_SEL (1 << 9)
  308. #define SM501_DC_CRT_CONTROL_TE (1 << 8)
  309. #define SM501_DC_CRT_CONTROL_PIXEL_MASK (0xF << 4)
  310. #define SM501_DC_CRT_CONTROL_GAMMA (1 << 3)
  311. #define SM501_DC_CRT_CONTROL_ENABLE (1 << 2)
  312. #define SM501_DC_CRT_CONTROL_8BPP (0 << 0)
  313. #define SM501_DC_CRT_CONTROL_16BPP (1 << 0)
  314. #define SM501_DC_CRT_CONTROL_32BPP (2 << 0)
  315. #define SM501_DC_CRT_FB_ADDR (0x204)
  316. #define SM501_DC_CRT_FB_OFFSET (0x208)
  317. #define SM501_DC_CRT_H_TOT (0x20C)
  318. #define SM501_DC_CRT_H_SYNC (0x210)
  319. #define SM501_DC_CRT_V_TOT (0x214)
  320. #define SM501_DC_CRT_V_SYNC (0x218)
  321. #define SM501_DC_CRT_SIGNATURE_ANALYZER (0x21C)
  322. #define SM501_DC_CRT_CUR_LINE (0x220)
  323. #define SM501_DC_CRT_MONITOR_DETECT (0x224)
  324. #define SM501_DC_CRT_HWC_BASE (0x230)
  325. #define SM501_DC_CRT_HWC_ADDR (0x230)
  326. #define SM501_DC_CRT_HWC_LOC (0x234)
  327. #define SM501_DC_CRT_HWC_COLOR_1_2 (0x238)
  328. #define SM501_DC_CRT_HWC_COLOR_3 (0x23C)
  329. #define SM501_DC_PANEL_PALETTE (0x400)
  330. #define SM501_DC_VIDEO_PALETTE (0x800)
  331. #define SM501_DC_CRT_PALETTE (0xC00)
  332. /* Zoom Video port base */
  333. #define SM501_ZVPORT (0x090000)
  334. /* AC97/I2S base */
  335. #define SM501_AC97 (0x0A0000)
  336. /* 8051 micro controller base */
  337. #define SM501_UCONTROLLER (0x0B0000)
  338. /* 8051 micro controller SRAM base */
  339. #define SM501_UCONTROLLER_SRAM (0x0C0000)
  340. /* DMA base */
  341. #define SM501_DMA (0x0D0000)
  342. /* 2d engine base */
  343. #define SM501_2D_ENGINE (0x100000)
  344. #define SM501_2D_SOURCE (0x00)
  345. #define SM501_2D_DESTINATION (0x04)
  346. #define SM501_2D_DIMENSION (0x08)
  347. #define SM501_2D_CONTROL (0x0C)
  348. #define SM501_2D_PITCH (0x10)
  349. #define SM501_2D_FOREGROUND (0x14)
  350. #define SM501_2D_BACKGROUND (0x18)
  351. #define SM501_2D_STRETCH (0x1C)
  352. #define SM501_2D_COLOR_COMPARE (0x20)
  353. #define SM501_2D_COLOR_COMPARE_MASK (0x24)
  354. #define SM501_2D_MASK (0x28)
  355. #define SM501_2D_CLIP_TL (0x2C)
  356. #define SM501_2D_CLIP_BR (0x30)
  357. #define SM501_2D_MONO_PATTERN_LOW (0x34)
  358. #define SM501_2D_MONO_PATTERN_HIGH (0x38)
  359. #define SM501_2D_WINDOW_WIDTH (0x3C)
  360. #define SM501_2D_SOURCE_BASE (0x40)
  361. #define SM501_2D_DESTINATION_BASE (0x44)
  362. #define SM501_2D_ALPHA (0x48)
  363. #define SM501_2D_WRAP (0x4C)
  364. #define SM501_2D_STATUS (0x50)
  365. #define SM501_CSC_Y_SOURCE_BASE (0xC8)
  366. #define SM501_CSC_CONSTANTS (0xCC)
  367. #define SM501_CSC_Y_SOURCE_X (0xD0)
  368. #define SM501_CSC_Y_SOURCE_Y (0xD4)
  369. #define SM501_CSC_U_SOURCE_BASE (0xD8)
  370. #define SM501_CSC_V_SOURCE_BASE (0xDC)
  371. #define SM501_CSC_SOURCE_DIMENSION (0xE0)
  372. #define SM501_CSC_SOURCE_PITCH (0xE4)
  373. #define SM501_CSC_DESTINATION (0xE8)
  374. #define SM501_CSC_DESTINATION_DIMENSION (0xEC)
  375. #define SM501_CSC_DESTINATION_PITCH (0xF0)
  376. #define SM501_CSC_SCALE_FACTOR (0xF4)
  377. #define SM501_CSC_DESTINATION_BASE (0xF8)
  378. #define SM501_CSC_CONTROL (0xFC)
  379. /* 2d engine data port base */
  380. #define SM501_2D_ENGINE_DATA (0x110000)
  381. /* end of register definitions */
  382. #define SM501_HWC_WIDTH (64)
  383. #define SM501_HWC_HEIGHT (64)
  384. /* SM501 local memory size taken from "linux/drivers/mfd/sm501.c" */
  385. static const uint32_t sm501_mem_local_size[] = {
  386. [0] = 4 * MiB,
  387. [1] = 8 * MiB,
  388. [2] = 16 * MiB,
  389. [3] = 32 * MiB,
  390. [4] = 64 * MiB,
  391. [5] = 2 * MiB,
  392. };
  393. #define get_local_mem_size(s) sm501_mem_local_size[(s)->local_mem_size_index]
  394. typedef struct SM501State {
  395. /* graphic console status */
  396. QemuConsole *con;
  397. /* status & internal resources */
  398. uint32_t local_mem_size_index;
  399. uint8_t *local_mem;
  400. MemoryRegion local_mem_region;
  401. MemoryRegion mmio_region;
  402. MemoryRegion system_config_region;
  403. MemoryRegion i2c_region;
  404. MemoryRegion disp_ctrl_region;
  405. MemoryRegion twoD_engine_region;
  406. uint32_t last_width;
  407. uint32_t last_height;
  408. bool do_full_update; /* perform a full update next time */
  409. I2CBus *i2c_bus;
  410. /* mmio registers */
  411. uint32_t system_control;
  412. uint32_t misc_control;
  413. uint32_t gpio_31_0_control;
  414. uint32_t gpio_63_32_control;
  415. uint32_t dram_control;
  416. uint32_t arbitration_control;
  417. uint32_t irq_mask;
  418. uint32_t misc_timing;
  419. uint32_t power_mode_control;
  420. uint8_t i2c_byte_count;
  421. uint8_t i2c_status;
  422. uint8_t i2c_addr;
  423. uint8_t i2c_data[16];
  424. uint32_t uart0_ier;
  425. uint32_t uart0_lcr;
  426. uint32_t uart0_mcr;
  427. uint32_t uart0_scr;
  428. uint8_t dc_palette[DC_PALETTE_ENTRIES];
  429. uint32_t dc_panel_control;
  430. uint32_t dc_panel_panning_control;
  431. uint32_t dc_panel_fb_addr;
  432. uint32_t dc_panel_fb_offset;
  433. uint32_t dc_panel_fb_width;
  434. uint32_t dc_panel_fb_height;
  435. uint32_t dc_panel_tl_location;
  436. uint32_t dc_panel_br_location;
  437. uint32_t dc_panel_h_total;
  438. uint32_t dc_panel_h_sync;
  439. uint32_t dc_panel_v_total;
  440. uint32_t dc_panel_v_sync;
  441. uint32_t dc_panel_hwc_addr;
  442. uint32_t dc_panel_hwc_location;
  443. uint32_t dc_panel_hwc_color_1_2;
  444. uint32_t dc_panel_hwc_color_3;
  445. uint32_t dc_video_control;
  446. uint32_t dc_crt_control;
  447. uint32_t dc_crt_fb_addr;
  448. uint32_t dc_crt_fb_offset;
  449. uint32_t dc_crt_h_total;
  450. uint32_t dc_crt_h_sync;
  451. uint32_t dc_crt_v_total;
  452. uint32_t dc_crt_v_sync;
  453. uint32_t dc_crt_hwc_addr;
  454. uint32_t dc_crt_hwc_location;
  455. uint32_t dc_crt_hwc_color_1_2;
  456. uint32_t dc_crt_hwc_color_3;
  457. uint32_t twoD_source;
  458. uint32_t twoD_destination;
  459. uint32_t twoD_dimension;
  460. uint32_t twoD_control;
  461. uint32_t twoD_pitch;
  462. uint32_t twoD_foreground;
  463. uint32_t twoD_background;
  464. uint32_t twoD_stretch;
  465. uint32_t twoD_color_compare;
  466. uint32_t twoD_color_compare_mask;
  467. uint32_t twoD_mask;
  468. uint32_t twoD_clip_tl;
  469. uint32_t twoD_clip_br;
  470. uint32_t twoD_mono_pattern_low;
  471. uint32_t twoD_mono_pattern_high;
  472. uint32_t twoD_window_width;
  473. uint32_t twoD_source_base;
  474. uint32_t twoD_destination_base;
  475. uint32_t twoD_alpha;
  476. uint32_t twoD_wrap;
  477. } SM501State;
  478. static uint32_t get_local_mem_size_index(uint32_t size)
  479. {
  480. uint32_t norm_size = 0;
  481. int i, index = 0;
  482. for (i = 0; i < ARRAY_SIZE(sm501_mem_local_size); i++) {
  483. uint32_t new_size = sm501_mem_local_size[i];
  484. if (new_size >= size) {
  485. if (norm_size == 0 || norm_size > new_size) {
  486. norm_size = new_size;
  487. index = i;
  488. }
  489. }
  490. }
  491. return index;
  492. }
  493. static ram_addr_t get_fb_addr(SM501State *s, int crt)
  494. {
  495. return (crt ? s->dc_crt_fb_addr : s->dc_panel_fb_addr) & 0x3FFFFF0;
  496. }
  497. static inline int get_width(SM501State *s, int crt)
  498. {
  499. int width = crt ? s->dc_crt_h_total : s->dc_panel_h_total;
  500. return (width & 0x00000FFF) + 1;
  501. }
  502. static inline int get_height(SM501State *s, int crt)
  503. {
  504. int height = crt ? s->dc_crt_v_total : s->dc_panel_v_total;
  505. return (height & 0x00000FFF) + 1;
  506. }
  507. static inline int get_bpp(SM501State *s, int crt)
  508. {
  509. int bpp = crt ? s->dc_crt_control : s->dc_panel_control;
  510. return 1 << (bpp & 3);
  511. }
  512. /**
  513. * Check the availability of hardware cursor.
  514. * @param crt 0 for PANEL, 1 for CRT.
  515. */
  516. static inline int is_hwc_enabled(SM501State *state, int crt)
  517. {
  518. uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
  519. return addr & SM501_HWC_EN;
  520. }
  521. /**
  522. * Get the address which holds cursor pattern data.
  523. * @param crt 0 for PANEL, 1 for CRT.
  524. */
  525. static inline uint8_t *get_hwc_address(SM501State *state, int crt)
  526. {
  527. uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
  528. return state->local_mem + (addr & 0x03FFFFF0);
  529. }
  530. /**
  531. * Get the cursor position in y coordinate.
  532. * @param crt 0 for PANEL, 1 for CRT.
  533. */
  534. static inline uint32_t get_hwc_y(SM501State *state, int crt)
  535. {
  536. uint32_t location = crt ? state->dc_crt_hwc_location
  537. : state->dc_panel_hwc_location;
  538. return (location & 0x07FF0000) >> 16;
  539. }
  540. /**
  541. * Get the cursor position in x coordinate.
  542. * @param crt 0 for PANEL, 1 for CRT.
  543. */
  544. static inline uint32_t get_hwc_x(SM501State *state, int crt)
  545. {
  546. uint32_t location = crt ? state->dc_crt_hwc_location
  547. : state->dc_panel_hwc_location;
  548. return location & 0x000007FF;
  549. }
  550. /**
  551. * Get the hardware cursor palette.
  552. * @param crt 0 for PANEL, 1 for CRT.
  553. * @param palette pointer to a [3 * 3] array to store color values in
  554. */
  555. static inline void get_hwc_palette(SM501State *state, int crt, uint8_t *palette)
  556. {
  557. int i;
  558. uint32_t color_reg;
  559. uint16_t rgb565;
  560. for (i = 0; i < 3; i++) {
  561. if (i + 1 == 3) {
  562. color_reg = crt ? state->dc_crt_hwc_color_3
  563. : state->dc_panel_hwc_color_3;
  564. } else {
  565. color_reg = crt ? state->dc_crt_hwc_color_1_2
  566. : state->dc_panel_hwc_color_1_2;
  567. }
  568. if (i + 1 == 2) {
  569. rgb565 = (color_reg >> 16) & 0xFFFF;
  570. } else {
  571. rgb565 = color_reg & 0xFFFF;
  572. }
  573. palette[i * 3 + 0] = ((rgb565 >> 11) * 527 + 23) >> 6; /* r */
  574. palette[i * 3 + 1] = (((rgb565 >> 5) & 0x3f) * 259 + 33) >> 6; /* g */
  575. palette[i * 3 + 2] = ((rgb565 & 0x1f) * 527 + 23) >> 6; /* b */
  576. }
  577. }
  578. static inline void hwc_invalidate(SM501State *s, int crt)
  579. {
  580. int w = get_width(s, crt);
  581. int h = get_height(s, crt);
  582. int bpp = get_bpp(s, crt);
  583. int start = get_hwc_y(s, crt);
  584. int end = MIN(h, start + SM501_HWC_HEIGHT) + 1;
  585. start *= w * bpp;
  586. end *= w * bpp;
  587. memory_region_set_dirty(&s->local_mem_region,
  588. get_fb_addr(s, crt) + start, end - start);
  589. }
  590. static void sm501_2d_operation(SM501State *s)
  591. {
  592. /* obtain operation parameters */
  593. int operation = (s->twoD_control >> 16) & 0x1f;
  594. int rtl = s->twoD_control & 0x8000000;
  595. int src_x = (s->twoD_source >> 16) & 0x01FFF;
  596. int src_y = s->twoD_source & 0xFFFF;
  597. int dst_x = (s->twoD_destination >> 16) & 0x01FFF;
  598. int dst_y = s->twoD_destination & 0xFFFF;
  599. int operation_width = (s->twoD_dimension >> 16) & 0x1FFF;
  600. int operation_height = s->twoD_dimension & 0xFFFF;
  601. uint32_t color = s->twoD_foreground;
  602. int format_flags = (s->twoD_stretch >> 20) & 0x3;
  603. int addressing = (s->twoD_stretch >> 16) & 0xF;
  604. int rop_mode = (s->twoD_control >> 15) & 0x1; /* 1 for rop2, else rop3 */
  605. /* 1 if rop2 source is the pattern, otherwise the source is the bitmap */
  606. int rop2_source_is_pattern = (s->twoD_control >> 14) & 0x1;
  607. int rop = s->twoD_control & 0xFF;
  608. uint32_t src_base = s->twoD_source_base & 0x03FFFFFF;
  609. uint32_t dst_base = s->twoD_destination_base & 0x03FFFFFF;
  610. /* get frame buffer info */
  611. uint8_t *src = s->local_mem + src_base;
  612. uint8_t *dst = s->local_mem + dst_base;
  613. int src_width = s->twoD_pitch & 0x1FFF;
  614. int dst_width = (s->twoD_pitch >> 16) & 0x1FFF;
  615. int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
  616. int fb_len = get_width(s, crt) * get_height(s, crt) * get_bpp(s, crt);
  617. if (addressing != 0x0) {
  618. printf("%s: only XY addressing is supported.\n", __func__);
  619. abort();
  620. }
  621. if (rop_mode == 0) {
  622. if (rop != 0xcc) {
  623. /* Anything other than plain copies are not supported */
  624. qemu_log_mask(LOG_UNIMP, "sm501: rop3 mode with rop %x is not "
  625. "supported.\n", rop);
  626. }
  627. } else {
  628. if (rop2_source_is_pattern && rop != 0x5) {
  629. /* For pattern source, we support only inverse dest */
  630. qemu_log_mask(LOG_UNIMP, "sm501: rop2 source being the pattern and "
  631. "rop %x is not supported.\n", rop);
  632. } else {
  633. if (rop != 0x5 && rop != 0xc) {
  634. /* Anything other than plain copies or inverse dest is not
  635. * supported */
  636. qemu_log_mask(LOG_UNIMP, "sm501: rop mode %x is not "
  637. "supported.\n", rop);
  638. }
  639. }
  640. }
  641. if ((s->twoD_source_base & 0x08000000) ||
  642. (s->twoD_destination_base & 0x08000000)) {
  643. printf("%s: only local memory is supported.\n", __func__);
  644. abort();
  645. }
  646. switch (operation) {
  647. case 0x00: /* copy area */
  648. #define COPY_AREA(_bpp, _pixel_type, rtl) { \
  649. int y, x, index_d, index_s; \
  650. for (y = 0; y < operation_height; y++) { \
  651. for (x = 0; x < operation_width; x++) { \
  652. _pixel_type val; \
  653. \
  654. if (rtl) { \
  655. index_s = ((src_y - y) * src_width + src_x - x) * _bpp; \
  656. index_d = ((dst_y - y) * dst_width + dst_x - x) * _bpp; \
  657. } else { \
  658. index_s = ((src_y + y) * src_width + src_x + x) * _bpp; \
  659. index_d = ((dst_y + y) * dst_width + dst_x + x) * _bpp; \
  660. } \
  661. if (rop_mode == 1 && rop == 5) { \
  662. /* Invert dest */ \
  663. val = ~*(_pixel_type *)&dst[index_d]; \
  664. } else { \
  665. val = *(_pixel_type *)&src[index_s]; \
  666. } \
  667. *(_pixel_type *)&dst[index_d] = val; \
  668. } \
  669. } \
  670. }
  671. switch (format_flags) {
  672. case 0:
  673. COPY_AREA(1, uint8_t, rtl);
  674. break;
  675. case 1:
  676. COPY_AREA(2, uint16_t, rtl);
  677. break;
  678. case 2:
  679. COPY_AREA(4, uint32_t, rtl);
  680. break;
  681. }
  682. break;
  683. case 0x01: /* fill rectangle */
  684. #define FILL_RECT(_bpp, _pixel_type) { \
  685. int y, x; \
  686. for (y = 0; y < operation_height; y++) { \
  687. for (x = 0; x < operation_width; x++) { \
  688. int index = ((dst_y + y) * dst_width + dst_x + x) * _bpp; \
  689. *(_pixel_type *)&dst[index] = (_pixel_type)color; \
  690. } \
  691. } \
  692. }
  693. switch (format_flags) {
  694. case 0:
  695. FILL_RECT(1, uint8_t);
  696. break;
  697. case 1:
  698. color = cpu_to_le16(color);
  699. FILL_RECT(2, uint16_t);
  700. break;
  701. case 2:
  702. color = cpu_to_le32(color);
  703. FILL_RECT(4, uint32_t);
  704. break;
  705. }
  706. break;
  707. default:
  708. printf("non-implemented SM501 2D operation. %d\n", operation);
  709. abort();
  710. break;
  711. }
  712. if (dst_base >= get_fb_addr(s, crt) &&
  713. dst_base <= get_fb_addr(s, crt) + fb_len) {
  714. int dst_len = MIN(fb_len, ((dst_y + operation_height - 1) * dst_width +
  715. dst_x + operation_width) * (1 << format_flags));
  716. if (dst_len) {
  717. memory_region_set_dirty(&s->local_mem_region, dst_base, dst_len);
  718. }
  719. }
  720. }
  721. static uint64_t sm501_system_config_read(void *opaque, hwaddr addr,
  722. unsigned size)
  723. {
  724. SM501State *s = (SM501State *)opaque;
  725. uint32_t ret = 0;
  726. SM501_DPRINTF("sm501 system config regs : read addr=%x\n", (int)addr);
  727. switch (addr) {
  728. case SM501_SYSTEM_CONTROL:
  729. ret = s->system_control;
  730. break;
  731. case SM501_MISC_CONTROL:
  732. ret = s->misc_control;
  733. break;
  734. case SM501_GPIO31_0_CONTROL:
  735. ret = s->gpio_31_0_control;
  736. break;
  737. case SM501_GPIO63_32_CONTROL:
  738. ret = s->gpio_63_32_control;
  739. break;
  740. case SM501_DEVICEID:
  741. ret = 0x050100A0;
  742. break;
  743. case SM501_DRAM_CONTROL:
  744. ret = (s->dram_control & 0x07F107C0) | s->local_mem_size_index << 13;
  745. break;
  746. case SM501_ARBTRTN_CONTROL:
  747. ret = s->arbitration_control;
  748. break;
  749. case SM501_COMMAND_LIST_STATUS:
  750. ret = 0x00180002; /* FIFOs are empty, everything idle */
  751. break;
  752. case SM501_IRQ_MASK:
  753. ret = s->irq_mask;
  754. break;
  755. case SM501_MISC_TIMING:
  756. /* TODO : simulate gate control */
  757. ret = s->misc_timing;
  758. break;
  759. case SM501_CURRENT_GATE:
  760. /* TODO : simulate gate control */
  761. ret = 0x00021807;
  762. break;
  763. case SM501_CURRENT_CLOCK:
  764. ret = 0x2A1A0A09;
  765. break;
  766. case SM501_POWER_MODE_CONTROL:
  767. ret = s->power_mode_control;
  768. break;
  769. case SM501_ENDIAN_CONTROL:
  770. ret = 0; /* Only default little endian mode is supported */
  771. break;
  772. default:
  773. printf("sm501 system config : not implemented register read."
  774. " addr=%x\n", (int)addr);
  775. abort();
  776. }
  777. return ret;
  778. }
  779. static void sm501_system_config_write(void *opaque, hwaddr addr,
  780. uint64_t value, unsigned size)
  781. {
  782. SM501State *s = (SM501State *)opaque;
  783. SM501_DPRINTF("sm501 system config regs : write addr=%x, val=%x\n",
  784. (uint32_t)addr, (uint32_t)value);
  785. switch (addr) {
  786. case SM501_SYSTEM_CONTROL:
  787. s->system_control &= 0x10DB0000;
  788. s->system_control |= value & 0xEF00B8F7;
  789. break;
  790. case SM501_MISC_CONTROL:
  791. s->misc_control &= 0xEF;
  792. s->misc_control |= value & 0xFF7FFF10;
  793. break;
  794. case SM501_GPIO31_0_CONTROL:
  795. s->gpio_31_0_control = value;
  796. break;
  797. case SM501_GPIO63_32_CONTROL:
  798. s->gpio_63_32_control = value & 0xFF80FFFF;
  799. break;
  800. case SM501_DRAM_CONTROL:
  801. s->local_mem_size_index = (value >> 13) & 0x7;
  802. /* TODO : check validity of size change */
  803. s->dram_control &= 0x80000000;
  804. s->dram_control |= value & 0x7FFFFFC3;
  805. break;
  806. case SM501_ARBTRTN_CONTROL:
  807. s->arbitration_control = value & 0x37777777;
  808. break;
  809. case SM501_IRQ_MASK:
  810. s->irq_mask = value & 0xFFDF3F5F;
  811. break;
  812. case SM501_MISC_TIMING:
  813. s->misc_timing = value & 0xF31F1FFF;
  814. break;
  815. case SM501_POWER_MODE_0_GATE:
  816. case SM501_POWER_MODE_1_GATE:
  817. case SM501_POWER_MODE_0_CLOCK:
  818. case SM501_POWER_MODE_1_CLOCK:
  819. /* TODO : simulate gate & clock control */
  820. break;
  821. case SM501_POWER_MODE_CONTROL:
  822. s->power_mode_control = value & 0x00000003;
  823. break;
  824. case SM501_ENDIAN_CONTROL:
  825. if (value & 0x00000001) {
  826. printf("sm501 system config : big endian mode not implemented.\n");
  827. abort();
  828. }
  829. break;
  830. default:
  831. printf("sm501 system config : not implemented register write."
  832. " addr=%x, val=%x\n", (int)addr, (uint32_t)value);
  833. abort();
  834. }
  835. }
  836. static const MemoryRegionOps sm501_system_config_ops = {
  837. .read = sm501_system_config_read,
  838. .write = sm501_system_config_write,
  839. .valid = {
  840. .min_access_size = 4,
  841. .max_access_size = 4,
  842. },
  843. .endianness = DEVICE_LITTLE_ENDIAN,
  844. };
  845. static uint64_t sm501_i2c_read(void *opaque, hwaddr addr, unsigned size)
  846. {
  847. SM501State *s = (SM501State *)opaque;
  848. uint8_t ret = 0;
  849. switch (addr) {
  850. case SM501_I2C_BYTE_COUNT:
  851. ret = s->i2c_byte_count;
  852. break;
  853. case SM501_I2C_STATUS:
  854. ret = s->i2c_status;
  855. break;
  856. case SM501_I2C_SLAVE_ADDRESS:
  857. ret = s->i2c_addr;
  858. break;
  859. case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
  860. ret = s->i2c_data[addr - SM501_I2C_DATA];
  861. break;
  862. default:
  863. qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register read."
  864. " addr=0x%" HWADDR_PRIx "\n", addr);
  865. }
  866. SM501_DPRINTF("sm501 i2c regs : read addr=%" HWADDR_PRIx " val=%x\n",
  867. addr, ret);
  868. return ret;
  869. }
  870. static void sm501_i2c_write(void *opaque, hwaddr addr, uint64_t value,
  871. unsigned size)
  872. {
  873. SM501State *s = (SM501State *)opaque;
  874. SM501_DPRINTF("sm501 i2c regs : write addr=%" HWADDR_PRIx
  875. " val=%" PRIx64 "\n", addr, value);
  876. switch (addr) {
  877. case SM501_I2C_BYTE_COUNT:
  878. s->i2c_byte_count = value & 0xf;
  879. break;
  880. case SM501_I2C_CONTROL:
  881. if (value & SM501_I2C_CONTROL_ENABLE) {
  882. if (value & SM501_I2C_CONTROL_START) {
  883. int res = i2c_start_transfer(s->i2c_bus,
  884. s->i2c_addr >> 1,
  885. s->i2c_addr & 1);
  886. s->i2c_status |= (res ? SM501_I2C_STATUS_ERROR : 0);
  887. if (!res) {
  888. int i;
  889. SM501_DPRINTF("sm501 i2c : transferring %d bytes to 0x%x\n",
  890. s->i2c_byte_count + 1, s->i2c_addr >> 1);
  891. for (i = 0; i <= s->i2c_byte_count; i++) {
  892. res = i2c_send_recv(s->i2c_bus, &s->i2c_data[i],
  893. !(s->i2c_addr & 1));
  894. if (res) {
  895. SM501_DPRINTF("sm501 i2c : transfer failed"
  896. " i=%d, res=%d\n", i, res);
  897. s->i2c_status |= SM501_I2C_STATUS_ERROR;
  898. return;
  899. }
  900. }
  901. if (i) {
  902. SM501_DPRINTF("sm501 i2c : transferred %d bytes\n", i);
  903. s->i2c_status = SM501_I2C_STATUS_COMPLETE;
  904. }
  905. }
  906. } else {
  907. SM501_DPRINTF("sm501 i2c : end transfer\n");
  908. i2c_end_transfer(s->i2c_bus);
  909. s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
  910. }
  911. }
  912. break;
  913. case SM501_I2C_RESET:
  914. if ((value & SM501_I2C_RESET_ERROR) == 0) {
  915. s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
  916. }
  917. break;
  918. case SM501_I2C_SLAVE_ADDRESS:
  919. s->i2c_addr = value & 0xff;
  920. break;
  921. case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
  922. s->i2c_data[addr - SM501_I2C_DATA] = value & 0xff;
  923. break;
  924. default:
  925. qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register write. "
  926. "addr=0x%" HWADDR_PRIx " val=%" PRIx64 "\n", addr, value);
  927. }
  928. }
  929. static const MemoryRegionOps sm501_i2c_ops = {
  930. .read = sm501_i2c_read,
  931. .write = sm501_i2c_write,
  932. .valid = {
  933. .min_access_size = 1,
  934. .max_access_size = 1,
  935. },
  936. .impl = {
  937. .min_access_size = 1,
  938. .max_access_size = 1,
  939. },
  940. .endianness = DEVICE_LITTLE_ENDIAN,
  941. };
  942. static uint32_t sm501_palette_read(void *opaque, hwaddr addr)
  943. {
  944. SM501State *s = (SM501State *)opaque;
  945. SM501_DPRINTF("sm501 palette read addr=%x\n", (int)addr);
  946. /* TODO : consider BYTE/WORD access */
  947. /* TODO : consider endian */
  948. assert(range_covers_byte(0, 0x400 * 3, addr));
  949. return *(uint32_t *)&s->dc_palette[addr];
  950. }
  951. static void sm501_palette_write(void *opaque, hwaddr addr,
  952. uint32_t value)
  953. {
  954. SM501State *s = (SM501State *)opaque;
  955. SM501_DPRINTF("sm501 palette write addr=%x, val=%x\n",
  956. (int)addr, value);
  957. /* TODO : consider BYTE/WORD access */
  958. /* TODO : consider endian */
  959. assert(range_covers_byte(0, 0x400 * 3, addr));
  960. *(uint32_t *)&s->dc_palette[addr] = value;
  961. s->do_full_update = true;
  962. }
  963. static uint64_t sm501_disp_ctrl_read(void *opaque, hwaddr addr,
  964. unsigned size)
  965. {
  966. SM501State *s = (SM501State *)opaque;
  967. uint32_t ret = 0;
  968. SM501_DPRINTF("sm501 disp ctrl regs : read addr=%x\n", (int)addr);
  969. switch (addr) {
  970. case SM501_DC_PANEL_CONTROL:
  971. ret = s->dc_panel_control;
  972. break;
  973. case SM501_DC_PANEL_PANNING_CONTROL:
  974. ret = s->dc_panel_panning_control;
  975. break;
  976. case SM501_DC_PANEL_COLOR_KEY:
  977. /* Not implemented yet */
  978. break;
  979. case SM501_DC_PANEL_FB_ADDR:
  980. ret = s->dc_panel_fb_addr;
  981. break;
  982. case SM501_DC_PANEL_FB_OFFSET:
  983. ret = s->dc_panel_fb_offset;
  984. break;
  985. case SM501_DC_PANEL_FB_WIDTH:
  986. ret = s->dc_panel_fb_width;
  987. break;
  988. case SM501_DC_PANEL_FB_HEIGHT:
  989. ret = s->dc_panel_fb_height;
  990. break;
  991. case SM501_DC_PANEL_TL_LOC:
  992. ret = s->dc_panel_tl_location;
  993. break;
  994. case SM501_DC_PANEL_BR_LOC:
  995. ret = s->dc_panel_br_location;
  996. break;
  997. case SM501_DC_PANEL_H_TOT:
  998. ret = s->dc_panel_h_total;
  999. break;
  1000. case SM501_DC_PANEL_H_SYNC:
  1001. ret = s->dc_panel_h_sync;
  1002. break;
  1003. case SM501_DC_PANEL_V_TOT:
  1004. ret = s->dc_panel_v_total;
  1005. break;
  1006. case SM501_DC_PANEL_V_SYNC:
  1007. ret = s->dc_panel_v_sync;
  1008. break;
  1009. case SM501_DC_PANEL_HWC_ADDR:
  1010. ret = s->dc_panel_hwc_addr;
  1011. break;
  1012. case SM501_DC_PANEL_HWC_LOC:
  1013. ret = s->dc_panel_hwc_location;
  1014. break;
  1015. case SM501_DC_PANEL_HWC_COLOR_1_2:
  1016. ret = s->dc_panel_hwc_color_1_2;
  1017. break;
  1018. case SM501_DC_PANEL_HWC_COLOR_3:
  1019. ret = s->dc_panel_hwc_color_3;
  1020. break;
  1021. case SM501_DC_VIDEO_CONTROL:
  1022. ret = s->dc_video_control;
  1023. break;
  1024. case SM501_DC_CRT_CONTROL:
  1025. ret = s->dc_crt_control;
  1026. break;
  1027. case SM501_DC_CRT_FB_ADDR:
  1028. ret = s->dc_crt_fb_addr;
  1029. break;
  1030. case SM501_DC_CRT_FB_OFFSET:
  1031. ret = s->dc_crt_fb_offset;
  1032. break;
  1033. case SM501_DC_CRT_H_TOT:
  1034. ret = s->dc_crt_h_total;
  1035. break;
  1036. case SM501_DC_CRT_H_SYNC:
  1037. ret = s->dc_crt_h_sync;
  1038. break;
  1039. case SM501_DC_CRT_V_TOT:
  1040. ret = s->dc_crt_v_total;
  1041. break;
  1042. case SM501_DC_CRT_V_SYNC:
  1043. ret = s->dc_crt_v_sync;
  1044. break;
  1045. case SM501_DC_CRT_HWC_ADDR:
  1046. ret = s->dc_crt_hwc_addr;
  1047. break;
  1048. case SM501_DC_CRT_HWC_LOC:
  1049. ret = s->dc_crt_hwc_location;
  1050. break;
  1051. case SM501_DC_CRT_HWC_COLOR_1_2:
  1052. ret = s->dc_crt_hwc_color_1_2;
  1053. break;
  1054. case SM501_DC_CRT_HWC_COLOR_3:
  1055. ret = s->dc_crt_hwc_color_3;
  1056. break;
  1057. case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
  1058. ret = sm501_palette_read(opaque, addr - SM501_DC_PANEL_PALETTE);
  1059. break;
  1060. default:
  1061. printf("sm501 disp ctrl : not implemented register read."
  1062. " addr=%x\n", (int)addr);
  1063. abort();
  1064. }
  1065. return ret;
  1066. }
  1067. static void sm501_disp_ctrl_write(void *opaque, hwaddr addr,
  1068. uint64_t value, unsigned size)
  1069. {
  1070. SM501State *s = (SM501State *)opaque;
  1071. SM501_DPRINTF("sm501 disp ctrl regs : write addr=%x, val=%x\n",
  1072. (unsigned)addr, (unsigned)value);
  1073. switch (addr) {
  1074. case SM501_DC_PANEL_CONTROL:
  1075. s->dc_panel_control = value & 0x0FFF73FF;
  1076. break;
  1077. case SM501_DC_PANEL_PANNING_CONTROL:
  1078. s->dc_panel_panning_control = value & 0xFF3FFF3F;
  1079. break;
  1080. case SM501_DC_PANEL_COLOR_KEY:
  1081. /* Not implemented yet */
  1082. break;
  1083. case SM501_DC_PANEL_FB_ADDR:
  1084. s->dc_panel_fb_addr = value & 0x8FFFFFF0;
  1085. if (value & 0x8000000) {
  1086. qemu_log_mask(LOG_UNIMP, "Panel external memory not supported\n");
  1087. }
  1088. s->do_full_update = true;
  1089. break;
  1090. case SM501_DC_PANEL_FB_OFFSET:
  1091. s->dc_panel_fb_offset = value & 0x3FF03FF0;
  1092. break;
  1093. case SM501_DC_PANEL_FB_WIDTH:
  1094. s->dc_panel_fb_width = value & 0x0FFF0FFF;
  1095. break;
  1096. case SM501_DC_PANEL_FB_HEIGHT:
  1097. s->dc_panel_fb_height = value & 0x0FFF0FFF;
  1098. break;
  1099. case SM501_DC_PANEL_TL_LOC:
  1100. s->dc_panel_tl_location = value & 0x07FF07FF;
  1101. break;
  1102. case SM501_DC_PANEL_BR_LOC:
  1103. s->dc_panel_br_location = value & 0x07FF07FF;
  1104. break;
  1105. case SM501_DC_PANEL_H_TOT:
  1106. s->dc_panel_h_total = value & 0x0FFF0FFF;
  1107. break;
  1108. case SM501_DC_PANEL_H_SYNC:
  1109. s->dc_panel_h_sync = value & 0x00FF0FFF;
  1110. break;
  1111. case SM501_DC_PANEL_V_TOT:
  1112. s->dc_panel_v_total = value & 0x0FFF0FFF;
  1113. break;
  1114. case SM501_DC_PANEL_V_SYNC:
  1115. s->dc_panel_v_sync = value & 0x003F0FFF;
  1116. break;
  1117. case SM501_DC_PANEL_HWC_ADDR:
  1118. value &= 0x8FFFFFF0;
  1119. if (value != s->dc_panel_hwc_addr) {
  1120. hwc_invalidate(s, 0);
  1121. s->dc_panel_hwc_addr = value;
  1122. }
  1123. break;
  1124. case SM501_DC_PANEL_HWC_LOC:
  1125. value &= 0x0FFF0FFF;
  1126. if (value != s->dc_panel_hwc_location) {
  1127. hwc_invalidate(s, 0);
  1128. s->dc_panel_hwc_location = value;
  1129. }
  1130. break;
  1131. case SM501_DC_PANEL_HWC_COLOR_1_2:
  1132. s->dc_panel_hwc_color_1_2 = value;
  1133. break;
  1134. case SM501_DC_PANEL_HWC_COLOR_3:
  1135. s->dc_panel_hwc_color_3 = value & 0x0000FFFF;
  1136. break;
  1137. case SM501_DC_VIDEO_CONTROL:
  1138. s->dc_video_control = value & 0x00037FFF;
  1139. break;
  1140. case SM501_DC_CRT_CONTROL:
  1141. s->dc_crt_control = value & 0x0003FFFF;
  1142. break;
  1143. case SM501_DC_CRT_FB_ADDR:
  1144. s->dc_crt_fb_addr = value & 0x8FFFFFF0;
  1145. if (value & 0x8000000) {
  1146. qemu_log_mask(LOG_UNIMP, "CRT external memory not supported\n");
  1147. }
  1148. s->do_full_update = true;
  1149. break;
  1150. case SM501_DC_CRT_FB_OFFSET:
  1151. s->dc_crt_fb_offset = value & 0x3FF03FF0;
  1152. break;
  1153. case SM501_DC_CRT_H_TOT:
  1154. s->dc_crt_h_total = value & 0x0FFF0FFF;
  1155. break;
  1156. case SM501_DC_CRT_H_SYNC:
  1157. s->dc_crt_h_sync = value & 0x00FF0FFF;
  1158. break;
  1159. case SM501_DC_CRT_V_TOT:
  1160. s->dc_crt_v_total = value & 0x0FFF0FFF;
  1161. break;
  1162. case SM501_DC_CRT_V_SYNC:
  1163. s->dc_crt_v_sync = value & 0x003F0FFF;
  1164. break;
  1165. case SM501_DC_CRT_HWC_ADDR:
  1166. value &= 0x8FFFFFF0;
  1167. if (value != s->dc_crt_hwc_addr) {
  1168. hwc_invalidate(s, 1);
  1169. s->dc_crt_hwc_addr = value;
  1170. }
  1171. break;
  1172. case SM501_DC_CRT_HWC_LOC:
  1173. value &= 0x0FFF0FFF;
  1174. if (value != s->dc_crt_hwc_location) {
  1175. hwc_invalidate(s, 1);
  1176. s->dc_crt_hwc_location = value;
  1177. }
  1178. break;
  1179. case SM501_DC_CRT_HWC_COLOR_1_2:
  1180. s->dc_crt_hwc_color_1_2 = value;
  1181. break;
  1182. case SM501_DC_CRT_HWC_COLOR_3:
  1183. s->dc_crt_hwc_color_3 = value & 0x0000FFFF;
  1184. break;
  1185. case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
  1186. sm501_palette_write(opaque, addr - SM501_DC_PANEL_PALETTE, value);
  1187. break;
  1188. default:
  1189. printf("sm501 disp ctrl : not implemented register write."
  1190. " addr=%x, val=%x\n", (int)addr, (unsigned)value);
  1191. abort();
  1192. }
  1193. }
  1194. static const MemoryRegionOps sm501_disp_ctrl_ops = {
  1195. .read = sm501_disp_ctrl_read,
  1196. .write = sm501_disp_ctrl_write,
  1197. .valid = {
  1198. .min_access_size = 4,
  1199. .max_access_size = 4,
  1200. },
  1201. .endianness = DEVICE_LITTLE_ENDIAN,
  1202. };
  1203. static uint64_t sm501_2d_engine_read(void *opaque, hwaddr addr,
  1204. unsigned size)
  1205. {
  1206. SM501State *s = (SM501State *)opaque;
  1207. uint32_t ret = 0;
  1208. SM501_DPRINTF("sm501 2d engine regs : read addr=%x\n", (int)addr);
  1209. switch (addr) {
  1210. case SM501_2D_SOURCE:
  1211. ret = s->twoD_source;
  1212. break;
  1213. case SM501_2D_DESTINATION:
  1214. ret = s->twoD_destination;
  1215. break;
  1216. case SM501_2D_DIMENSION:
  1217. ret = s->twoD_dimension;
  1218. break;
  1219. case SM501_2D_CONTROL:
  1220. ret = s->twoD_control;
  1221. break;
  1222. case SM501_2D_PITCH:
  1223. ret = s->twoD_pitch;
  1224. break;
  1225. case SM501_2D_FOREGROUND:
  1226. ret = s->twoD_foreground;
  1227. break;
  1228. case SM501_2D_BACKGROUND:
  1229. ret = s->twoD_background;
  1230. break;
  1231. case SM501_2D_STRETCH:
  1232. ret = s->twoD_stretch;
  1233. break;
  1234. case SM501_2D_COLOR_COMPARE:
  1235. ret = s->twoD_color_compare;
  1236. break;
  1237. case SM501_2D_COLOR_COMPARE_MASK:
  1238. ret = s->twoD_color_compare_mask;
  1239. break;
  1240. case SM501_2D_MASK:
  1241. ret = s->twoD_mask;
  1242. break;
  1243. case SM501_2D_CLIP_TL:
  1244. ret = s->twoD_clip_tl;
  1245. break;
  1246. case SM501_2D_CLIP_BR:
  1247. ret = s->twoD_clip_br;
  1248. break;
  1249. case SM501_2D_MONO_PATTERN_LOW:
  1250. ret = s->twoD_mono_pattern_low;
  1251. break;
  1252. case SM501_2D_MONO_PATTERN_HIGH:
  1253. ret = s->twoD_mono_pattern_high;
  1254. break;
  1255. case SM501_2D_WINDOW_WIDTH:
  1256. ret = s->twoD_window_width;
  1257. break;
  1258. case SM501_2D_SOURCE_BASE:
  1259. ret = s->twoD_source_base;
  1260. break;
  1261. case SM501_2D_DESTINATION_BASE:
  1262. ret = s->twoD_destination_base;
  1263. break;
  1264. case SM501_2D_ALPHA:
  1265. ret = s->twoD_alpha;
  1266. break;
  1267. case SM501_2D_WRAP:
  1268. ret = s->twoD_wrap;
  1269. break;
  1270. case SM501_2D_STATUS:
  1271. ret = 0; /* Should return interrupt status */
  1272. break;
  1273. default:
  1274. printf("sm501 disp ctrl : not implemented register read."
  1275. " addr=%x\n", (int)addr);
  1276. abort();
  1277. }
  1278. return ret;
  1279. }
  1280. static void sm501_2d_engine_write(void *opaque, hwaddr addr,
  1281. uint64_t value, unsigned size)
  1282. {
  1283. SM501State *s = (SM501State *)opaque;
  1284. SM501_DPRINTF("sm501 2d engine regs : write addr=%x, val=%x\n",
  1285. (unsigned)addr, (unsigned)value);
  1286. switch (addr) {
  1287. case SM501_2D_SOURCE:
  1288. s->twoD_source = value;
  1289. break;
  1290. case SM501_2D_DESTINATION:
  1291. s->twoD_destination = value;
  1292. break;
  1293. case SM501_2D_DIMENSION:
  1294. s->twoD_dimension = value;
  1295. break;
  1296. case SM501_2D_CONTROL:
  1297. s->twoD_control = value;
  1298. /* do 2d operation if start flag is set. */
  1299. if (value & 0x80000000) {
  1300. sm501_2d_operation(s);
  1301. s->twoD_control &= ~0x80000000; /* start flag down */
  1302. }
  1303. break;
  1304. case SM501_2D_PITCH:
  1305. s->twoD_pitch = value;
  1306. break;
  1307. case SM501_2D_FOREGROUND:
  1308. s->twoD_foreground = value;
  1309. break;
  1310. case SM501_2D_BACKGROUND:
  1311. s->twoD_background = value;
  1312. break;
  1313. case SM501_2D_STRETCH:
  1314. s->twoD_stretch = value;
  1315. break;
  1316. case SM501_2D_COLOR_COMPARE:
  1317. s->twoD_color_compare = value;
  1318. break;
  1319. case SM501_2D_COLOR_COMPARE_MASK:
  1320. s->twoD_color_compare_mask = value;
  1321. break;
  1322. case SM501_2D_MASK:
  1323. s->twoD_mask = value;
  1324. break;
  1325. case SM501_2D_CLIP_TL:
  1326. s->twoD_clip_tl = value;
  1327. break;
  1328. case SM501_2D_CLIP_BR:
  1329. s->twoD_clip_br = value;
  1330. break;
  1331. case SM501_2D_MONO_PATTERN_LOW:
  1332. s->twoD_mono_pattern_low = value;
  1333. break;
  1334. case SM501_2D_MONO_PATTERN_HIGH:
  1335. s->twoD_mono_pattern_high = value;
  1336. break;
  1337. case SM501_2D_WINDOW_WIDTH:
  1338. s->twoD_window_width = value;
  1339. break;
  1340. case SM501_2D_SOURCE_BASE:
  1341. s->twoD_source_base = value;
  1342. break;
  1343. case SM501_2D_DESTINATION_BASE:
  1344. s->twoD_destination_base = value;
  1345. break;
  1346. case SM501_2D_ALPHA:
  1347. s->twoD_alpha = value;
  1348. break;
  1349. case SM501_2D_WRAP:
  1350. s->twoD_wrap = value;
  1351. break;
  1352. case SM501_2D_STATUS:
  1353. /* ignored, writing 0 should clear interrupt status */
  1354. break;
  1355. default:
  1356. printf("sm501 2d engine : not implemented register write."
  1357. " addr=%x, val=%x\n", (int)addr, (unsigned)value);
  1358. abort();
  1359. }
  1360. }
  1361. static const MemoryRegionOps sm501_2d_engine_ops = {
  1362. .read = sm501_2d_engine_read,
  1363. .write = sm501_2d_engine_write,
  1364. .valid = {
  1365. .min_access_size = 4,
  1366. .max_access_size = 4,
  1367. },
  1368. .endianness = DEVICE_LITTLE_ENDIAN,
  1369. };
  1370. /* draw line functions for all console modes */
  1371. typedef void draw_line_func(uint8_t *d, const uint8_t *s,
  1372. int width, const uint32_t *pal);
  1373. typedef void draw_hwc_line_func(uint8_t *d, const uint8_t *s,
  1374. int width, const uint8_t *palette,
  1375. int c_x, int c_y);
  1376. #define DEPTH 8
  1377. #include "sm501_template.h"
  1378. #define DEPTH 15
  1379. #include "sm501_template.h"
  1380. #define BGR_FORMAT
  1381. #define DEPTH 15
  1382. #include "sm501_template.h"
  1383. #define DEPTH 16
  1384. #include "sm501_template.h"
  1385. #define BGR_FORMAT
  1386. #define DEPTH 16
  1387. #include "sm501_template.h"
  1388. #define DEPTH 32
  1389. #include "sm501_template.h"
  1390. #define BGR_FORMAT
  1391. #define DEPTH 32
  1392. #include "sm501_template.h"
  1393. static draw_line_func *draw_line8_funcs[] = {
  1394. draw_line8_8,
  1395. draw_line8_15,
  1396. draw_line8_16,
  1397. draw_line8_32,
  1398. draw_line8_32bgr,
  1399. draw_line8_15bgr,
  1400. draw_line8_16bgr,
  1401. };
  1402. static draw_line_func *draw_line16_funcs[] = {
  1403. draw_line16_8,
  1404. draw_line16_15,
  1405. draw_line16_16,
  1406. draw_line16_32,
  1407. draw_line16_32bgr,
  1408. draw_line16_15bgr,
  1409. draw_line16_16bgr,
  1410. };
  1411. static draw_line_func *draw_line32_funcs[] = {
  1412. draw_line32_8,
  1413. draw_line32_15,
  1414. draw_line32_16,
  1415. draw_line32_32,
  1416. draw_line32_32bgr,
  1417. draw_line32_15bgr,
  1418. draw_line32_16bgr,
  1419. };
  1420. static draw_hwc_line_func *draw_hwc_line_funcs[] = {
  1421. draw_hwc_line_8,
  1422. draw_hwc_line_15,
  1423. draw_hwc_line_16,
  1424. draw_hwc_line_32,
  1425. draw_hwc_line_32bgr,
  1426. draw_hwc_line_15bgr,
  1427. draw_hwc_line_16bgr,
  1428. };
  1429. static inline int get_depth_index(DisplaySurface *surface)
  1430. {
  1431. switch (surface_bits_per_pixel(surface)) {
  1432. default:
  1433. case 8:
  1434. return 0;
  1435. case 15:
  1436. return 1;
  1437. case 16:
  1438. return 2;
  1439. case 32:
  1440. if (is_surface_bgr(surface)) {
  1441. return 4;
  1442. } else {
  1443. return 3;
  1444. }
  1445. }
  1446. }
  1447. static void sm501_update_display(void *opaque)
  1448. {
  1449. SM501State *s = (SM501State *)opaque;
  1450. DisplaySurface *surface = qemu_console_surface(s->con);
  1451. DirtyBitmapSnapshot *snap;
  1452. int y, c_x = 0, c_y = 0;
  1453. int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
  1454. int width = get_width(s, crt);
  1455. int height = get_height(s, crt);
  1456. int src_bpp = get_bpp(s, crt);
  1457. int dst_bpp = surface_bytes_per_pixel(surface);
  1458. int dst_depth_index = get_depth_index(surface);
  1459. draw_line_func *draw_line = NULL;
  1460. draw_hwc_line_func *draw_hwc_line = NULL;
  1461. int full_update = 0;
  1462. int y_start = -1;
  1463. ram_addr_t offset;
  1464. uint32_t *palette;
  1465. uint8_t hwc_palette[3 * 3];
  1466. uint8_t *hwc_src = NULL;
  1467. if (!((crt ? s->dc_crt_control : s->dc_panel_control)
  1468. & SM501_DC_CRT_CONTROL_ENABLE)) {
  1469. return;
  1470. }
  1471. palette = (uint32_t *)(crt ? &s->dc_palette[SM501_DC_CRT_PALETTE -
  1472. SM501_DC_PANEL_PALETTE]
  1473. : &s->dc_palette[0]);
  1474. /* choose draw_line function */
  1475. switch (src_bpp) {
  1476. case 1:
  1477. draw_line = draw_line8_funcs[dst_depth_index];
  1478. break;
  1479. case 2:
  1480. draw_line = draw_line16_funcs[dst_depth_index];
  1481. break;
  1482. case 4:
  1483. draw_line = draw_line32_funcs[dst_depth_index];
  1484. break;
  1485. default:
  1486. printf("sm501 update display : invalid control register value.\n");
  1487. abort();
  1488. break;
  1489. }
  1490. /* set up to draw hardware cursor */
  1491. if (is_hwc_enabled(s, crt)) {
  1492. /* choose cursor draw line function */
  1493. draw_hwc_line = draw_hwc_line_funcs[dst_depth_index];
  1494. hwc_src = get_hwc_address(s, crt);
  1495. c_x = get_hwc_x(s, crt);
  1496. c_y = get_hwc_y(s, crt);
  1497. get_hwc_palette(s, crt, hwc_palette);
  1498. }
  1499. /* adjust console size */
  1500. if (s->last_width != width || s->last_height != height) {
  1501. qemu_console_resize(s->con, width, height);
  1502. surface = qemu_console_surface(s->con);
  1503. s->last_width = width;
  1504. s->last_height = height;
  1505. full_update = 1;
  1506. }
  1507. /* someone else requested a full update */
  1508. if (s->do_full_update) {
  1509. s->do_full_update = false;
  1510. full_update = 1;
  1511. }
  1512. /* draw each line according to conditions */
  1513. offset = get_fb_addr(s, crt);
  1514. snap = memory_region_snapshot_and_clear_dirty(&s->local_mem_region,
  1515. offset, width * height * src_bpp, DIRTY_MEMORY_VGA);
  1516. for (y = 0; y < height; y++, offset += width * src_bpp) {
  1517. int update, update_hwc;
  1518. /* check if hardware cursor is enabled and we're within its range */
  1519. update_hwc = draw_hwc_line && c_y <= y && y < c_y + SM501_HWC_HEIGHT;
  1520. update = full_update || update_hwc;
  1521. /* check dirty flags for each line */
  1522. update |= memory_region_snapshot_get_dirty(&s->local_mem_region, snap,
  1523. offset, width * src_bpp);
  1524. /* draw line and change status */
  1525. if (update) {
  1526. uint8_t *d = surface_data(surface);
  1527. d += y * width * dst_bpp;
  1528. /* draw graphics layer */
  1529. draw_line(d, s->local_mem + offset, width, palette);
  1530. /* draw hardware cursor */
  1531. if (update_hwc) {
  1532. draw_hwc_line(d, hwc_src, width, hwc_palette, c_x, y - c_y);
  1533. }
  1534. if (y_start < 0) {
  1535. y_start = y;
  1536. }
  1537. } else {
  1538. if (y_start >= 0) {
  1539. /* flush to display */
  1540. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  1541. y_start = -1;
  1542. }
  1543. }
  1544. }
  1545. g_free(snap);
  1546. /* complete flush to display */
  1547. if (y_start >= 0) {
  1548. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  1549. }
  1550. }
  1551. static const GraphicHwOps sm501_ops = {
  1552. .gfx_update = sm501_update_display,
  1553. };
  1554. static void sm501_reset(SM501State *s)
  1555. {
  1556. s->system_control = 0x00100000; /* 2D engine FIFO empty */
  1557. /* Bits 17 (SH), 7 (CDR), 6:5 (Test), 2:0 (Bus) are all supposed
  1558. * to be determined at reset by GPIO lines which set config bits.
  1559. * We hardwire them:
  1560. * SH = 0 : Hitachi Ready Polarity == Active Low
  1561. * CDR = 0 : do not reset clock divider
  1562. * TEST = 0 : Normal mode (not testing the silicon)
  1563. * BUS = 0 : Hitachi SH3/SH4
  1564. */
  1565. s->misc_control = SM501_MISC_DAC_POWER;
  1566. s->gpio_31_0_control = 0;
  1567. s->gpio_63_32_control = 0;
  1568. s->dram_control = 0;
  1569. s->arbitration_control = 0x05146732;
  1570. s->irq_mask = 0;
  1571. s->misc_timing = 0;
  1572. s->power_mode_control = 0;
  1573. s->i2c_byte_count = 0;
  1574. s->i2c_status = 0;
  1575. s->i2c_addr = 0;
  1576. memset(s->i2c_data, 0, 16);
  1577. s->dc_panel_control = 0x00010000; /* FIFO level 3 */
  1578. s->dc_video_control = 0;
  1579. s->dc_crt_control = 0x00010000;
  1580. s->twoD_source = 0;
  1581. s->twoD_destination = 0;
  1582. s->twoD_dimension = 0;
  1583. s->twoD_control = 0;
  1584. s->twoD_pitch = 0;
  1585. s->twoD_foreground = 0;
  1586. s->twoD_background = 0;
  1587. s->twoD_stretch = 0;
  1588. s->twoD_color_compare = 0;
  1589. s->twoD_color_compare_mask = 0;
  1590. s->twoD_mask = 0;
  1591. s->twoD_clip_tl = 0;
  1592. s->twoD_clip_br = 0;
  1593. s->twoD_mono_pattern_low = 0;
  1594. s->twoD_mono_pattern_high = 0;
  1595. s->twoD_window_width = 0;
  1596. s->twoD_source_base = 0;
  1597. s->twoD_destination_base = 0;
  1598. s->twoD_alpha = 0;
  1599. s->twoD_wrap = 0;
  1600. }
  1601. static void sm501_init(SM501State *s, DeviceState *dev,
  1602. uint32_t local_mem_bytes)
  1603. {
  1604. s->local_mem_size_index = get_local_mem_size_index(local_mem_bytes);
  1605. SM501_DPRINTF("sm501 local mem size=%x. index=%d\n", get_local_mem_size(s),
  1606. s->local_mem_size_index);
  1607. /* local memory */
  1608. memory_region_init_ram(&s->local_mem_region, OBJECT(dev), "sm501.local",
  1609. get_local_mem_size(s), &error_fatal);
  1610. memory_region_set_log(&s->local_mem_region, true, DIRTY_MEMORY_VGA);
  1611. s->local_mem = memory_region_get_ram_ptr(&s->local_mem_region);
  1612. /* i2c */
  1613. s->i2c_bus = i2c_init_bus(dev, "sm501.i2c");
  1614. /* ddc */
  1615. I2CDDCState *ddc = I2CDDC(qdev_create(BUS(s->i2c_bus), TYPE_I2CDDC));
  1616. i2c_set_slave_address(I2C_SLAVE(ddc), 0x50);
  1617. /* mmio */
  1618. memory_region_init(&s->mmio_region, OBJECT(dev), "sm501.mmio", MMIO_SIZE);
  1619. memory_region_init_io(&s->system_config_region, OBJECT(dev),
  1620. &sm501_system_config_ops, s,
  1621. "sm501-system-config", 0x6c);
  1622. memory_region_add_subregion(&s->mmio_region, SM501_SYS_CONFIG,
  1623. &s->system_config_region);
  1624. memory_region_init_io(&s->i2c_region, OBJECT(dev), &sm501_i2c_ops, s,
  1625. "sm501-i2c", 0x14);
  1626. memory_region_add_subregion(&s->mmio_region, SM501_I2C, &s->i2c_region);
  1627. memory_region_init_io(&s->disp_ctrl_region, OBJECT(dev),
  1628. &sm501_disp_ctrl_ops, s,
  1629. "sm501-disp-ctrl", 0x1000);
  1630. memory_region_add_subregion(&s->mmio_region, SM501_DC,
  1631. &s->disp_ctrl_region);
  1632. memory_region_init_io(&s->twoD_engine_region, OBJECT(dev),
  1633. &sm501_2d_engine_ops, s,
  1634. "sm501-2d-engine", 0x54);
  1635. memory_region_add_subregion(&s->mmio_region, SM501_2D_ENGINE,
  1636. &s->twoD_engine_region);
  1637. /* create qemu graphic console */
  1638. s->con = graphic_console_init(DEVICE(dev), 0, &sm501_ops, s);
  1639. }
  1640. static const VMStateDescription vmstate_sm501_state = {
  1641. .name = "sm501-state",
  1642. .version_id = 1,
  1643. .minimum_version_id = 1,
  1644. .fields = (VMStateField[]) {
  1645. VMSTATE_UINT32(local_mem_size_index, SM501State),
  1646. VMSTATE_UINT32(system_control, SM501State),
  1647. VMSTATE_UINT32(misc_control, SM501State),
  1648. VMSTATE_UINT32(gpio_31_0_control, SM501State),
  1649. VMSTATE_UINT32(gpio_63_32_control, SM501State),
  1650. VMSTATE_UINT32(dram_control, SM501State),
  1651. VMSTATE_UINT32(arbitration_control, SM501State),
  1652. VMSTATE_UINT32(irq_mask, SM501State),
  1653. VMSTATE_UINT32(misc_timing, SM501State),
  1654. VMSTATE_UINT32(power_mode_control, SM501State),
  1655. VMSTATE_UINT32(uart0_ier, SM501State),
  1656. VMSTATE_UINT32(uart0_lcr, SM501State),
  1657. VMSTATE_UINT32(uart0_mcr, SM501State),
  1658. VMSTATE_UINT32(uart0_scr, SM501State),
  1659. VMSTATE_UINT8_ARRAY(dc_palette, SM501State, DC_PALETTE_ENTRIES),
  1660. VMSTATE_UINT32(dc_panel_control, SM501State),
  1661. VMSTATE_UINT32(dc_panel_panning_control, SM501State),
  1662. VMSTATE_UINT32(dc_panel_fb_addr, SM501State),
  1663. VMSTATE_UINT32(dc_panel_fb_offset, SM501State),
  1664. VMSTATE_UINT32(dc_panel_fb_width, SM501State),
  1665. VMSTATE_UINT32(dc_panel_fb_height, SM501State),
  1666. VMSTATE_UINT32(dc_panel_tl_location, SM501State),
  1667. VMSTATE_UINT32(dc_panel_br_location, SM501State),
  1668. VMSTATE_UINT32(dc_panel_h_total, SM501State),
  1669. VMSTATE_UINT32(dc_panel_h_sync, SM501State),
  1670. VMSTATE_UINT32(dc_panel_v_total, SM501State),
  1671. VMSTATE_UINT32(dc_panel_v_sync, SM501State),
  1672. VMSTATE_UINT32(dc_panel_hwc_addr, SM501State),
  1673. VMSTATE_UINT32(dc_panel_hwc_location, SM501State),
  1674. VMSTATE_UINT32(dc_panel_hwc_color_1_2, SM501State),
  1675. VMSTATE_UINT32(dc_panel_hwc_color_3, SM501State),
  1676. VMSTATE_UINT32(dc_video_control, SM501State),
  1677. VMSTATE_UINT32(dc_crt_control, SM501State),
  1678. VMSTATE_UINT32(dc_crt_fb_addr, SM501State),
  1679. VMSTATE_UINT32(dc_crt_fb_offset, SM501State),
  1680. VMSTATE_UINT32(dc_crt_h_total, SM501State),
  1681. VMSTATE_UINT32(dc_crt_h_sync, SM501State),
  1682. VMSTATE_UINT32(dc_crt_v_total, SM501State),
  1683. VMSTATE_UINT32(dc_crt_v_sync, SM501State),
  1684. VMSTATE_UINT32(dc_crt_hwc_addr, SM501State),
  1685. VMSTATE_UINT32(dc_crt_hwc_location, SM501State),
  1686. VMSTATE_UINT32(dc_crt_hwc_color_1_2, SM501State),
  1687. VMSTATE_UINT32(dc_crt_hwc_color_3, SM501State),
  1688. VMSTATE_UINT32(twoD_source, SM501State),
  1689. VMSTATE_UINT32(twoD_destination, SM501State),
  1690. VMSTATE_UINT32(twoD_dimension, SM501State),
  1691. VMSTATE_UINT32(twoD_control, SM501State),
  1692. VMSTATE_UINT32(twoD_pitch, SM501State),
  1693. VMSTATE_UINT32(twoD_foreground, SM501State),
  1694. VMSTATE_UINT32(twoD_background, SM501State),
  1695. VMSTATE_UINT32(twoD_stretch, SM501State),
  1696. VMSTATE_UINT32(twoD_color_compare, SM501State),
  1697. VMSTATE_UINT32(twoD_color_compare_mask, SM501State),
  1698. VMSTATE_UINT32(twoD_mask, SM501State),
  1699. VMSTATE_UINT32(twoD_clip_tl, SM501State),
  1700. VMSTATE_UINT32(twoD_clip_br, SM501State),
  1701. VMSTATE_UINT32(twoD_mono_pattern_low, SM501State),
  1702. VMSTATE_UINT32(twoD_mono_pattern_high, SM501State),
  1703. VMSTATE_UINT32(twoD_window_width, SM501State),
  1704. VMSTATE_UINT32(twoD_source_base, SM501State),
  1705. VMSTATE_UINT32(twoD_destination_base, SM501State),
  1706. VMSTATE_UINT32(twoD_alpha, SM501State),
  1707. VMSTATE_UINT32(twoD_wrap, SM501State),
  1708. /* Added in version 2 */
  1709. VMSTATE_UINT8(i2c_byte_count, SM501State),
  1710. VMSTATE_UINT8(i2c_status, SM501State),
  1711. VMSTATE_UINT8(i2c_addr, SM501State),
  1712. VMSTATE_UINT8_ARRAY(i2c_data, SM501State, 16),
  1713. VMSTATE_END_OF_LIST()
  1714. }
  1715. };
  1716. #define TYPE_SYSBUS_SM501 "sysbus-sm501"
  1717. #define SYSBUS_SM501(obj) \
  1718. OBJECT_CHECK(SM501SysBusState, (obj), TYPE_SYSBUS_SM501)
  1719. typedef struct {
  1720. /*< private >*/
  1721. SysBusDevice parent_obj;
  1722. /*< public >*/
  1723. SM501State state;
  1724. uint32_t vram_size;
  1725. uint32_t base;
  1726. void *chr_state;
  1727. } SM501SysBusState;
  1728. static void sm501_realize_sysbus(DeviceState *dev, Error **errp)
  1729. {
  1730. SM501SysBusState *s = SYSBUS_SM501(dev);
  1731. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1732. DeviceState *usb_dev;
  1733. sm501_init(&s->state, dev, s->vram_size);
  1734. if (get_local_mem_size(&s->state) != s->vram_size) {
  1735. error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
  1736. get_local_mem_size(&s->state));
  1737. return;
  1738. }
  1739. sysbus_init_mmio(sbd, &s->state.local_mem_region);
  1740. sysbus_init_mmio(sbd, &s->state.mmio_region);
  1741. /* bridge to usb host emulation module */
  1742. usb_dev = qdev_create(NULL, "sysbus-ohci");
  1743. qdev_prop_set_uint32(usb_dev, "num-ports", 2);
  1744. qdev_prop_set_uint64(usb_dev, "dma-offset", s->base);
  1745. qdev_init_nofail(usb_dev);
  1746. memory_region_add_subregion(&s->state.mmio_region, SM501_USB_HOST,
  1747. sysbus_mmio_get_region(SYS_BUS_DEVICE(usb_dev), 0));
  1748. sysbus_pass_irq(sbd, SYS_BUS_DEVICE(usb_dev));
  1749. /* bridge to serial emulation module */
  1750. if (s->chr_state) {
  1751. serial_mm_init(&s->state.mmio_region, SM501_UART0, 2,
  1752. NULL, /* TODO : chain irq to IRL */
  1753. 115200, s->chr_state, DEVICE_LITTLE_ENDIAN);
  1754. }
  1755. }
  1756. static Property sm501_sysbus_properties[] = {
  1757. DEFINE_PROP_UINT32("vram-size", SM501SysBusState, vram_size, 0),
  1758. DEFINE_PROP_UINT32("base", SM501SysBusState, base, 0),
  1759. DEFINE_PROP_PTR("chr-state", SM501SysBusState, chr_state),
  1760. DEFINE_PROP_END_OF_LIST(),
  1761. };
  1762. static void sm501_reset_sysbus(DeviceState *dev)
  1763. {
  1764. SM501SysBusState *s = SYSBUS_SM501(dev);
  1765. sm501_reset(&s->state);
  1766. }
  1767. static const VMStateDescription vmstate_sm501_sysbus = {
  1768. .name = TYPE_SYSBUS_SM501,
  1769. .version_id = 2,
  1770. .minimum_version_id = 2,
  1771. .fields = (VMStateField[]) {
  1772. VMSTATE_STRUCT(state, SM501SysBusState, 1,
  1773. vmstate_sm501_state, SM501State),
  1774. VMSTATE_END_OF_LIST()
  1775. }
  1776. };
  1777. static void sm501_sysbus_class_init(ObjectClass *klass, void *data)
  1778. {
  1779. DeviceClass *dc = DEVICE_CLASS(klass);
  1780. dc->realize = sm501_realize_sysbus;
  1781. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  1782. dc->desc = "SM501 Multimedia Companion";
  1783. dc->props = sm501_sysbus_properties;
  1784. dc->reset = sm501_reset_sysbus;
  1785. dc->vmsd = &vmstate_sm501_sysbus;
  1786. /* Note: pointer property "chr-state" may remain null, thus
  1787. * no need for dc->user_creatable = false;
  1788. */
  1789. }
  1790. static const TypeInfo sm501_sysbus_info = {
  1791. .name = TYPE_SYSBUS_SM501,
  1792. .parent = TYPE_SYS_BUS_DEVICE,
  1793. .instance_size = sizeof(SM501SysBusState),
  1794. .class_init = sm501_sysbus_class_init,
  1795. };
  1796. #define TYPE_PCI_SM501 "sm501"
  1797. #define PCI_SM501(obj) OBJECT_CHECK(SM501PCIState, (obj), TYPE_PCI_SM501)
  1798. typedef struct {
  1799. /*< private >*/
  1800. PCIDevice parent_obj;
  1801. /*< public >*/
  1802. SM501State state;
  1803. uint32_t vram_size;
  1804. } SM501PCIState;
  1805. static void sm501_realize_pci(PCIDevice *dev, Error **errp)
  1806. {
  1807. SM501PCIState *s = PCI_SM501(dev);
  1808. sm501_init(&s->state, DEVICE(dev), s->vram_size);
  1809. if (get_local_mem_size(&s->state) != s->vram_size) {
  1810. error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
  1811. get_local_mem_size(&s->state));
  1812. return;
  1813. }
  1814. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY,
  1815. &s->state.local_mem_region);
  1816. pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY,
  1817. &s->state.mmio_region);
  1818. }
  1819. static Property sm501_pci_properties[] = {
  1820. DEFINE_PROP_UINT32("vram-size", SM501PCIState, vram_size, 64 * MiB),
  1821. DEFINE_PROP_END_OF_LIST(),
  1822. };
  1823. static void sm501_reset_pci(DeviceState *dev)
  1824. {
  1825. SM501PCIState *s = PCI_SM501(dev);
  1826. sm501_reset(&s->state);
  1827. /* Bits 2:0 of misc_control register is 001 for PCI */
  1828. s->state.misc_control |= 1;
  1829. }
  1830. static const VMStateDescription vmstate_sm501_pci = {
  1831. .name = TYPE_PCI_SM501,
  1832. .version_id = 2,
  1833. .minimum_version_id = 2,
  1834. .fields = (VMStateField[]) {
  1835. VMSTATE_PCI_DEVICE(parent_obj, SM501PCIState),
  1836. VMSTATE_STRUCT(state, SM501PCIState, 1,
  1837. vmstate_sm501_state, SM501State),
  1838. VMSTATE_END_OF_LIST()
  1839. }
  1840. };
  1841. static void sm501_pci_class_init(ObjectClass *klass, void *data)
  1842. {
  1843. DeviceClass *dc = DEVICE_CLASS(klass);
  1844. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1845. k->realize = sm501_realize_pci;
  1846. k->vendor_id = PCI_VENDOR_ID_SILICON_MOTION;
  1847. k->device_id = PCI_DEVICE_ID_SM501;
  1848. k->class_id = PCI_CLASS_DISPLAY_OTHER;
  1849. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  1850. dc->desc = "SM501 Display Controller";
  1851. dc->props = sm501_pci_properties;
  1852. dc->reset = sm501_reset_pci;
  1853. dc->hotpluggable = false;
  1854. dc->vmsd = &vmstate_sm501_pci;
  1855. }
  1856. static const TypeInfo sm501_pci_info = {
  1857. .name = TYPE_PCI_SM501,
  1858. .parent = TYPE_PCI_DEVICE,
  1859. .instance_size = sizeof(SM501PCIState),
  1860. .class_init = sm501_pci_class_init,
  1861. .interfaces = (InterfaceInfo[]) {
  1862. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  1863. { },
  1864. },
  1865. };
  1866. static void sm501_register_types(void)
  1867. {
  1868. type_register_static(&sm501_sysbus_info);
  1869. type_register_static(&sm501_pci_info);
  1870. }
  1871. type_init(sm501_register_types)