pxa2xx_lcd.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. /*
  2. * Intel XScale PXA255/270 LCDC emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPLv2.
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "hw/hw.h"
  14. #include "hw/irq.h"
  15. #include "migration/vmstate.h"
  16. #include "ui/console.h"
  17. #include "hw/arm/pxa.h"
  18. #include "ui/pixel_ops.h"
  19. /* FIXME: For graphic_rotate. Should probably be done in common code. */
  20. #include "sysemu/sysemu.h"
  21. #include "framebuffer.h"
  22. struct DMAChannel {
  23. uint32_t branch;
  24. uint8_t up;
  25. uint8_t palette[1024];
  26. uint8_t pbuffer[1024];
  27. void (*redraw)(PXA2xxLCDState *s, hwaddr addr,
  28. int *miny, int *maxy);
  29. uint32_t descriptor;
  30. uint32_t source;
  31. uint32_t id;
  32. uint32_t command;
  33. };
  34. struct PXA2xxLCDState {
  35. MemoryRegion *sysmem;
  36. MemoryRegion iomem;
  37. MemoryRegionSection fbsection;
  38. qemu_irq irq;
  39. int irqlevel;
  40. int invalidated;
  41. QemuConsole *con;
  42. drawfn *line_fn[2];
  43. int dest_width;
  44. int xres, yres;
  45. int pal_for;
  46. int transp;
  47. enum {
  48. pxa_lcdc_2bpp = 1,
  49. pxa_lcdc_4bpp = 2,
  50. pxa_lcdc_8bpp = 3,
  51. pxa_lcdc_16bpp = 4,
  52. pxa_lcdc_18bpp = 5,
  53. pxa_lcdc_18pbpp = 6,
  54. pxa_lcdc_19bpp = 7,
  55. pxa_lcdc_19pbpp = 8,
  56. pxa_lcdc_24bpp = 9,
  57. pxa_lcdc_25bpp = 10,
  58. } bpp;
  59. uint32_t control[6];
  60. uint32_t status[2];
  61. uint32_t ovl1c[2];
  62. uint32_t ovl2c[2];
  63. uint32_t ccr;
  64. uint32_t cmdcr;
  65. uint32_t trgbr;
  66. uint32_t tcr;
  67. uint32_t liidr;
  68. uint8_t bscntr;
  69. struct DMAChannel dma_ch[7];
  70. qemu_irq vsync_cb;
  71. int orientation;
  72. };
  73. typedef struct QEMU_PACKED {
  74. uint32_t fdaddr;
  75. uint32_t fsaddr;
  76. uint32_t fidr;
  77. uint32_t ldcmd;
  78. } PXAFrameDescriptor;
  79. #define LCCR0 0x000 /* LCD Controller Control register 0 */
  80. #define LCCR1 0x004 /* LCD Controller Control register 1 */
  81. #define LCCR2 0x008 /* LCD Controller Control register 2 */
  82. #define LCCR3 0x00c /* LCD Controller Control register 3 */
  83. #define LCCR4 0x010 /* LCD Controller Control register 4 */
  84. #define LCCR5 0x014 /* LCD Controller Control register 5 */
  85. #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */
  86. #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */
  87. #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */
  88. #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */
  89. #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */
  90. #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */
  91. #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */
  92. #define LCSR1 0x034 /* LCD Controller Status register 1 */
  93. #define LCSR0 0x038 /* LCD Controller Status register 0 */
  94. #define LIIDR 0x03c /* LCD Controller Interrupt ID register */
  95. #define TRGBR 0x040 /* TMED RGB Seed register */
  96. #define TCR 0x044 /* TMED Control register */
  97. #define OVL1C1 0x050 /* Overlay 1 Control register 1 */
  98. #define OVL1C2 0x060 /* Overlay 1 Control register 2 */
  99. #define OVL2C1 0x070 /* Overlay 2 Control register 1 */
  100. #define OVL2C2 0x080 /* Overlay 2 Control register 2 */
  101. #define CCR 0x090 /* Cursor Control register */
  102. #define CMDCR 0x100 /* Command Control register */
  103. #define PRSR 0x104 /* Panel Read Status register */
  104. #define PXA_LCDDMA_CHANS 7
  105. #define DMA_FDADR 0x00 /* Frame Descriptor Address register */
  106. #define DMA_FSADR 0x04 /* Frame Source Address register */
  107. #define DMA_FIDR 0x08 /* Frame ID register */
  108. #define DMA_LDCMD 0x0c /* Command register */
  109. /* LCD Buffer Strength Control register */
  110. #define BSCNTR 0x04000054
  111. /* Bitfield masks */
  112. #define LCCR0_ENB (1 << 0)
  113. #define LCCR0_CMS (1 << 1)
  114. #define LCCR0_SDS (1 << 2)
  115. #define LCCR0_LDM (1 << 3)
  116. #define LCCR0_SOFM0 (1 << 4)
  117. #define LCCR0_IUM (1 << 5)
  118. #define LCCR0_EOFM0 (1 << 6)
  119. #define LCCR0_PAS (1 << 7)
  120. #define LCCR0_DPD (1 << 9)
  121. #define LCCR0_DIS (1 << 10)
  122. #define LCCR0_QDM (1 << 11)
  123. #define LCCR0_PDD (0xff << 12)
  124. #define LCCR0_BSM0 (1 << 20)
  125. #define LCCR0_OUM (1 << 21)
  126. #define LCCR0_LCDT (1 << 22)
  127. #define LCCR0_RDSTM (1 << 23)
  128. #define LCCR0_CMDIM (1 << 24)
  129. #define LCCR0_OUC (1 << 25)
  130. #define LCCR0_LDDALT (1 << 26)
  131. #define LCCR1_PPL(x) ((x) & 0x3ff)
  132. #define LCCR2_LPP(x) ((x) & 0x3ff)
  133. #define LCCR3_API (15 << 16)
  134. #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8))
  135. #define LCCR3_PDFOR(x) (((x) >> 30) & 3)
  136. #define LCCR4_K1(x) (((x) >> 0) & 7)
  137. #define LCCR4_K2(x) (((x) >> 3) & 7)
  138. #define LCCR4_K3(x) (((x) >> 6) & 7)
  139. #define LCCR4_PALFOR(x) (((x) >> 15) & 3)
  140. #define LCCR5_SOFM(ch) (1 << (ch - 1))
  141. #define LCCR5_EOFM(ch) (1 << (ch + 7))
  142. #define LCCR5_BSM(ch) (1 << (ch + 15))
  143. #define LCCR5_IUM(ch) (1 << (ch + 23))
  144. #define OVLC1_EN (1 << 31)
  145. #define CCR_CEN (1 << 31)
  146. #define FBR_BRA (1 << 0)
  147. #define FBR_BINT (1 << 1)
  148. #define FBR_SRCADDR (0xfffffff << 4)
  149. #define LCSR0_LDD (1 << 0)
  150. #define LCSR0_SOF0 (1 << 1)
  151. #define LCSR0_BER (1 << 2)
  152. #define LCSR0_ABC (1 << 3)
  153. #define LCSR0_IU0 (1 << 4)
  154. #define LCSR0_IU1 (1 << 5)
  155. #define LCSR0_OU (1 << 6)
  156. #define LCSR0_QD (1 << 7)
  157. #define LCSR0_EOF0 (1 << 8)
  158. #define LCSR0_BS0 (1 << 9)
  159. #define LCSR0_SINT (1 << 10)
  160. #define LCSR0_RDST (1 << 11)
  161. #define LCSR0_CMDINT (1 << 12)
  162. #define LCSR0_BERCH(x) (((x) & 7) << 28)
  163. #define LCSR1_SOF(ch) (1 << (ch - 1))
  164. #define LCSR1_EOF(ch) (1 << (ch + 7))
  165. #define LCSR1_BS(ch) (1 << (ch + 15))
  166. #define LCSR1_IU(ch) (1 << (ch + 23))
  167. #define LDCMD_LENGTH(x) ((x) & 0x001ffffc)
  168. #define LDCMD_EOFINT (1 << 21)
  169. #define LDCMD_SOFINT (1 << 22)
  170. #define LDCMD_PAL (1 << 26)
  171. /* Route internal interrupt lines to the global IC */
  172. static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s)
  173. {
  174. int level = 0;
  175. level |= (s->status[0] & LCSR0_LDD) && !(s->control[0] & LCCR0_LDM);
  176. level |= (s->status[0] & LCSR0_SOF0) && !(s->control[0] & LCCR0_SOFM0);
  177. level |= (s->status[0] & LCSR0_IU0) && !(s->control[0] & LCCR0_IUM);
  178. level |= (s->status[0] & LCSR0_IU1) && !(s->control[5] & LCCR5_IUM(1));
  179. level |= (s->status[0] & LCSR0_OU) && !(s->control[0] & LCCR0_OUM);
  180. level |= (s->status[0] & LCSR0_QD) && !(s->control[0] & LCCR0_QDM);
  181. level |= (s->status[0] & LCSR0_EOF0) && !(s->control[0] & LCCR0_EOFM0);
  182. level |= (s->status[0] & LCSR0_BS0) && !(s->control[0] & LCCR0_BSM0);
  183. level |= (s->status[0] & LCSR0_RDST) && !(s->control[0] & LCCR0_RDSTM);
  184. level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
  185. level |= (s->status[1] & ~s->control[5]);
  186. qemu_set_irq(s->irq, !!level);
  187. s->irqlevel = level;
  188. }
  189. /* Set Branch Status interrupt high and poke associated registers */
  190. static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch)
  191. {
  192. int unmasked;
  193. if (ch == 0) {
  194. s->status[0] |= LCSR0_BS0;
  195. unmasked = !(s->control[0] & LCCR0_BSM0);
  196. } else {
  197. s->status[1] |= LCSR1_BS(ch);
  198. unmasked = !(s->control[5] & LCCR5_BSM(ch));
  199. }
  200. if (unmasked) {
  201. if (s->irqlevel)
  202. s->status[0] |= LCSR0_SINT;
  203. else
  204. s->liidr = s->dma_ch[ch].id;
  205. }
  206. }
  207. /* Set Start Of Frame Status interrupt high and poke associated registers */
  208. static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch)
  209. {
  210. int unmasked;
  211. if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
  212. return;
  213. if (ch == 0) {
  214. s->status[0] |= LCSR0_SOF0;
  215. unmasked = !(s->control[0] & LCCR0_SOFM0);
  216. } else {
  217. s->status[1] |= LCSR1_SOF(ch);
  218. unmasked = !(s->control[5] & LCCR5_SOFM(ch));
  219. }
  220. if (unmasked) {
  221. if (s->irqlevel)
  222. s->status[0] |= LCSR0_SINT;
  223. else
  224. s->liidr = s->dma_ch[ch].id;
  225. }
  226. }
  227. /* Set End Of Frame Status interrupt high and poke associated registers */
  228. static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch)
  229. {
  230. int unmasked;
  231. if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
  232. return;
  233. if (ch == 0) {
  234. s->status[0] |= LCSR0_EOF0;
  235. unmasked = !(s->control[0] & LCCR0_EOFM0);
  236. } else {
  237. s->status[1] |= LCSR1_EOF(ch);
  238. unmasked = !(s->control[5] & LCCR5_EOFM(ch));
  239. }
  240. if (unmasked) {
  241. if (s->irqlevel)
  242. s->status[0] |= LCSR0_SINT;
  243. else
  244. s->liidr = s->dma_ch[ch].id;
  245. }
  246. }
  247. /* Set Bus Error Status interrupt high and poke associated registers */
  248. static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch)
  249. {
  250. s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
  251. if (s->irqlevel)
  252. s->status[0] |= LCSR0_SINT;
  253. else
  254. s->liidr = s->dma_ch[ch].id;
  255. }
  256. /* Load new Frame Descriptors from DMA */
  257. static void pxa2xx_descriptor_load(PXA2xxLCDState *s)
  258. {
  259. PXAFrameDescriptor desc;
  260. hwaddr descptr;
  261. int i;
  262. for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
  263. s->dma_ch[i].source = 0;
  264. if (!s->dma_ch[i].up)
  265. continue;
  266. if (s->dma_ch[i].branch & FBR_BRA) {
  267. descptr = s->dma_ch[i].branch & FBR_SRCADDR;
  268. if (s->dma_ch[i].branch & FBR_BINT)
  269. pxa2xx_dma_bs_set(s, i);
  270. s->dma_ch[i].branch &= ~FBR_BRA;
  271. } else
  272. descptr = s->dma_ch[i].descriptor;
  273. if (!((descptr >= PXA2XX_SDRAM_BASE && descptr +
  274. sizeof(desc) <= PXA2XX_SDRAM_BASE + ram_size) ||
  275. (descptr >= PXA2XX_INTERNAL_BASE && descptr + sizeof(desc) <=
  276. PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) {
  277. continue;
  278. }
  279. cpu_physical_memory_read(descptr, &desc, sizeof(desc));
  280. s->dma_ch[i].descriptor = le32_to_cpu(desc.fdaddr);
  281. s->dma_ch[i].source = le32_to_cpu(desc.fsaddr);
  282. s->dma_ch[i].id = le32_to_cpu(desc.fidr);
  283. s->dma_ch[i].command = le32_to_cpu(desc.ldcmd);
  284. }
  285. }
  286. static uint64_t pxa2xx_lcdc_read(void *opaque, hwaddr offset,
  287. unsigned size)
  288. {
  289. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  290. int ch;
  291. switch (offset) {
  292. case LCCR0:
  293. return s->control[0];
  294. case LCCR1:
  295. return s->control[1];
  296. case LCCR2:
  297. return s->control[2];
  298. case LCCR3:
  299. return s->control[3];
  300. case LCCR4:
  301. return s->control[4];
  302. case LCCR5:
  303. return s->control[5];
  304. case OVL1C1:
  305. return s->ovl1c[0];
  306. case OVL1C2:
  307. return s->ovl1c[1];
  308. case OVL2C1:
  309. return s->ovl2c[0];
  310. case OVL2C2:
  311. return s->ovl2c[1];
  312. case CCR:
  313. return s->ccr;
  314. case CMDCR:
  315. return s->cmdcr;
  316. case TRGBR:
  317. return s->trgbr;
  318. case TCR:
  319. return s->tcr;
  320. case 0x200 ... 0x1000: /* DMA per-channel registers */
  321. ch = (offset - 0x200) >> 4;
  322. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  323. goto fail;
  324. switch (offset & 0xf) {
  325. case DMA_FDADR:
  326. return s->dma_ch[ch].descriptor;
  327. case DMA_FSADR:
  328. return s->dma_ch[ch].source;
  329. case DMA_FIDR:
  330. return s->dma_ch[ch].id;
  331. case DMA_LDCMD:
  332. return s->dma_ch[ch].command;
  333. default:
  334. goto fail;
  335. }
  336. case FBR0:
  337. return s->dma_ch[0].branch;
  338. case FBR1:
  339. return s->dma_ch[1].branch;
  340. case FBR2:
  341. return s->dma_ch[2].branch;
  342. case FBR3:
  343. return s->dma_ch[3].branch;
  344. case FBR4:
  345. return s->dma_ch[4].branch;
  346. case FBR5:
  347. return s->dma_ch[5].branch;
  348. case FBR6:
  349. return s->dma_ch[6].branch;
  350. case BSCNTR:
  351. return s->bscntr;
  352. case PRSR:
  353. return 0;
  354. case LCSR0:
  355. return s->status[0];
  356. case LCSR1:
  357. return s->status[1];
  358. case LIIDR:
  359. return s->liidr;
  360. default:
  361. fail:
  362. hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset);
  363. }
  364. return 0;
  365. }
  366. static void pxa2xx_lcdc_write(void *opaque, hwaddr offset,
  367. uint64_t value, unsigned size)
  368. {
  369. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  370. int ch;
  371. switch (offset) {
  372. case LCCR0:
  373. /* ACK Quick Disable done */
  374. if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
  375. s->status[0] |= LCSR0_QD;
  376. if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
  377. printf("%s: internal frame buffer unsupported\n", __func__);
  378. if ((s->control[3] & LCCR3_API) &&
  379. (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
  380. s->status[0] |= LCSR0_ABC;
  381. s->control[0] = value & 0x07ffffff;
  382. pxa2xx_lcdc_int_update(s);
  383. s->dma_ch[0].up = !!(value & LCCR0_ENB);
  384. s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
  385. break;
  386. case LCCR1:
  387. s->control[1] = value;
  388. break;
  389. case LCCR2:
  390. s->control[2] = value;
  391. break;
  392. case LCCR3:
  393. s->control[3] = value & 0xefffffff;
  394. s->bpp = LCCR3_BPP(value);
  395. break;
  396. case LCCR4:
  397. s->control[4] = value & 0x83ff81ff;
  398. break;
  399. case LCCR5:
  400. s->control[5] = value & 0x3f3f3f3f;
  401. break;
  402. case OVL1C1:
  403. if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
  404. printf("%s: Overlay 1 not supported\n", __func__);
  405. s->ovl1c[0] = value & 0x80ffffff;
  406. s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
  407. break;
  408. case OVL1C2:
  409. s->ovl1c[1] = value & 0x000fffff;
  410. break;
  411. case OVL2C1:
  412. if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
  413. printf("%s: Overlay 2 not supported\n", __func__);
  414. s->ovl2c[0] = value & 0x80ffffff;
  415. s->dma_ch[2].up = !!(value & OVLC1_EN);
  416. s->dma_ch[3].up = !!(value & OVLC1_EN);
  417. s->dma_ch[4].up = !!(value & OVLC1_EN);
  418. break;
  419. case OVL2C2:
  420. s->ovl2c[1] = value & 0x007fffff;
  421. break;
  422. case CCR:
  423. if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
  424. printf("%s: Hardware cursor unimplemented\n", __func__);
  425. s->ccr = value & 0x81ffffe7;
  426. s->dma_ch[5].up = !!(value & CCR_CEN);
  427. break;
  428. case CMDCR:
  429. s->cmdcr = value & 0xff;
  430. break;
  431. case TRGBR:
  432. s->trgbr = value & 0x00ffffff;
  433. break;
  434. case TCR:
  435. s->tcr = value & 0x7fff;
  436. break;
  437. case 0x200 ... 0x1000: /* DMA per-channel registers */
  438. ch = (offset - 0x200) >> 4;
  439. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  440. goto fail;
  441. switch (offset & 0xf) {
  442. case DMA_FDADR:
  443. s->dma_ch[ch].descriptor = value & 0xfffffff0;
  444. break;
  445. default:
  446. goto fail;
  447. }
  448. break;
  449. case FBR0:
  450. s->dma_ch[0].branch = value & 0xfffffff3;
  451. break;
  452. case FBR1:
  453. s->dma_ch[1].branch = value & 0xfffffff3;
  454. break;
  455. case FBR2:
  456. s->dma_ch[2].branch = value & 0xfffffff3;
  457. break;
  458. case FBR3:
  459. s->dma_ch[3].branch = value & 0xfffffff3;
  460. break;
  461. case FBR4:
  462. s->dma_ch[4].branch = value & 0xfffffff3;
  463. break;
  464. case FBR5:
  465. s->dma_ch[5].branch = value & 0xfffffff3;
  466. break;
  467. case FBR6:
  468. s->dma_ch[6].branch = value & 0xfffffff3;
  469. break;
  470. case BSCNTR:
  471. s->bscntr = value & 0xf;
  472. break;
  473. case PRSR:
  474. break;
  475. case LCSR0:
  476. s->status[0] &= ~(value & 0xfff);
  477. if (value & LCSR0_BER)
  478. s->status[0] &= ~LCSR0_BERCH(7);
  479. break;
  480. case LCSR1:
  481. s->status[1] &= ~(value & 0x3e3f3f);
  482. break;
  483. default:
  484. fail:
  485. hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset);
  486. }
  487. }
  488. static const MemoryRegionOps pxa2xx_lcdc_ops = {
  489. .read = pxa2xx_lcdc_read,
  490. .write = pxa2xx_lcdc_write,
  491. .endianness = DEVICE_NATIVE_ENDIAN,
  492. };
  493. /* Load new palette for a given DMA channel, convert to internal format */
  494. static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp)
  495. {
  496. DisplaySurface *surface = qemu_console_surface(s->con);
  497. int i, n, format, r, g, b, alpha;
  498. uint32_t *dest;
  499. uint8_t *src;
  500. s->pal_for = LCCR4_PALFOR(s->control[4]);
  501. format = s->pal_for;
  502. switch (bpp) {
  503. case pxa_lcdc_2bpp:
  504. n = 4;
  505. break;
  506. case pxa_lcdc_4bpp:
  507. n = 16;
  508. break;
  509. case pxa_lcdc_8bpp:
  510. n = 256;
  511. break;
  512. default:
  513. format = 0;
  514. return;
  515. }
  516. src = (uint8_t *) s->dma_ch[ch].pbuffer;
  517. dest = (uint32_t *) s->dma_ch[ch].palette;
  518. alpha = r = g = b = 0;
  519. for (i = 0; i < n; i ++) {
  520. switch (format) {
  521. case 0: /* 16 bpp, no transparency */
  522. alpha = 0;
  523. if (s->control[0] & LCCR0_CMS) {
  524. r = g = b = *(uint16_t *) src & 0xff;
  525. }
  526. else {
  527. r = (*(uint16_t *) src & 0xf800) >> 8;
  528. g = (*(uint16_t *) src & 0x07e0) >> 3;
  529. b = (*(uint16_t *) src & 0x001f) << 3;
  530. }
  531. src += 2;
  532. break;
  533. case 1: /* 16 bpp plus transparency */
  534. alpha = *(uint32_t *) src & (1 << 24);
  535. if (s->control[0] & LCCR0_CMS)
  536. r = g = b = *(uint32_t *) src & 0xff;
  537. else {
  538. r = (*(uint32_t *) src & 0xf80000) >> 16;
  539. g = (*(uint32_t *) src & 0x00fc00) >> 8;
  540. b = (*(uint32_t *) src & 0x0000f8);
  541. }
  542. src += 4;
  543. break;
  544. case 2: /* 18 bpp plus transparency */
  545. alpha = *(uint32_t *) src & (1 << 24);
  546. if (s->control[0] & LCCR0_CMS)
  547. r = g = b = *(uint32_t *) src & 0xff;
  548. else {
  549. r = (*(uint32_t *) src & 0xfc0000) >> 16;
  550. g = (*(uint32_t *) src & 0x00fc00) >> 8;
  551. b = (*(uint32_t *) src & 0x0000fc);
  552. }
  553. src += 4;
  554. break;
  555. case 3: /* 24 bpp plus transparency */
  556. alpha = *(uint32_t *) src & (1 << 24);
  557. if (s->control[0] & LCCR0_CMS)
  558. r = g = b = *(uint32_t *) src & 0xff;
  559. else {
  560. r = (*(uint32_t *) src & 0xff0000) >> 16;
  561. g = (*(uint32_t *) src & 0x00ff00) >> 8;
  562. b = (*(uint32_t *) src & 0x0000ff);
  563. }
  564. src += 4;
  565. break;
  566. }
  567. switch (surface_bits_per_pixel(surface)) {
  568. case 8:
  569. *dest = rgb_to_pixel8(r, g, b) | alpha;
  570. break;
  571. case 15:
  572. *dest = rgb_to_pixel15(r, g, b) | alpha;
  573. break;
  574. case 16:
  575. *dest = rgb_to_pixel16(r, g, b) | alpha;
  576. break;
  577. case 24:
  578. *dest = rgb_to_pixel24(r, g, b) | alpha;
  579. break;
  580. case 32:
  581. *dest = rgb_to_pixel32(r, g, b) | alpha;
  582. break;
  583. }
  584. dest ++;
  585. }
  586. }
  587. static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s,
  588. hwaddr addr, int *miny, int *maxy)
  589. {
  590. DisplaySurface *surface = qemu_console_surface(s->con);
  591. int src_width, dest_width;
  592. drawfn fn = NULL;
  593. if (s->dest_width)
  594. fn = s->line_fn[s->transp][s->bpp];
  595. if (!fn)
  596. return;
  597. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  598. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  599. src_width *= 3;
  600. else if (s->bpp > pxa_lcdc_16bpp)
  601. src_width *= 4;
  602. else if (s->bpp > pxa_lcdc_8bpp)
  603. src_width *= 2;
  604. dest_width = s->xres * s->dest_width;
  605. *miny = 0;
  606. if (s->invalidated) {
  607. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  608. addr, s->yres, src_width);
  609. }
  610. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  611. src_width, dest_width, s->dest_width,
  612. s->invalidated,
  613. fn, s->dma_ch[0].palette, miny, maxy);
  614. }
  615. static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s,
  616. hwaddr addr, int *miny, int *maxy)
  617. {
  618. DisplaySurface *surface = qemu_console_surface(s->con);
  619. int src_width, dest_width;
  620. drawfn fn = NULL;
  621. if (s->dest_width)
  622. fn = s->line_fn[s->transp][s->bpp];
  623. if (!fn)
  624. return;
  625. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  626. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  627. src_width *= 3;
  628. else if (s->bpp > pxa_lcdc_16bpp)
  629. src_width *= 4;
  630. else if (s->bpp > pxa_lcdc_8bpp)
  631. src_width *= 2;
  632. dest_width = s->yres * s->dest_width;
  633. *miny = 0;
  634. if (s->invalidated) {
  635. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  636. addr, s->yres, src_width);
  637. }
  638. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  639. src_width, s->dest_width, -dest_width,
  640. s->invalidated,
  641. fn, s->dma_ch[0].palette,
  642. miny, maxy);
  643. }
  644. static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s,
  645. hwaddr addr, int *miny, int *maxy)
  646. {
  647. DisplaySurface *surface = qemu_console_surface(s->con);
  648. int src_width, dest_width;
  649. drawfn fn = NULL;
  650. if (s->dest_width) {
  651. fn = s->line_fn[s->transp][s->bpp];
  652. }
  653. if (!fn) {
  654. return;
  655. }
  656. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  657. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  658. src_width *= 3;
  659. } else if (s->bpp > pxa_lcdc_16bpp) {
  660. src_width *= 4;
  661. } else if (s->bpp > pxa_lcdc_8bpp) {
  662. src_width *= 2;
  663. }
  664. dest_width = s->xres * s->dest_width;
  665. *miny = 0;
  666. if (s->invalidated) {
  667. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  668. addr, s->yres, src_width);
  669. }
  670. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  671. src_width, -dest_width, -s->dest_width,
  672. s->invalidated,
  673. fn, s->dma_ch[0].palette, miny, maxy);
  674. }
  675. static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s,
  676. hwaddr addr, int *miny, int *maxy)
  677. {
  678. DisplaySurface *surface = qemu_console_surface(s->con);
  679. int src_width, dest_width;
  680. drawfn fn = NULL;
  681. if (s->dest_width) {
  682. fn = s->line_fn[s->transp][s->bpp];
  683. }
  684. if (!fn) {
  685. return;
  686. }
  687. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  688. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  689. src_width *= 3;
  690. } else if (s->bpp > pxa_lcdc_16bpp) {
  691. src_width *= 4;
  692. } else if (s->bpp > pxa_lcdc_8bpp) {
  693. src_width *= 2;
  694. }
  695. dest_width = s->yres * s->dest_width;
  696. *miny = 0;
  697. if (s->invalidated) {
  698. framebuffer_update_memory_section(&s->fbsection, s->sysmem,
  699. addr, s->yres, src_width);
  700. }
  701. framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres,
  702. src_width, -s->dest_width, dest_width,
  703. s->invalidated,
  704. fn, s->dma_ch[0].palette,
  705. miny, maxy);
  706. }
  707. static void pxa2xx_lcdc_resize(PXA2xxLCDState *s)
  708. {
  709. int width, height;
  710. if (!(s->control[0] & LCCR0_ENB))
  711. return;
  712. width = LCCR1_PPL(s->control[1]) + 1;
  713. height = LCCR2_LPP(s->control[2]) + 1;
  714. if (width != s->xres || height != s->yres) {
  715. if (s->orientation == 90 || s->orientation == 270) {
  716. qemu_console_resize(s->con, height, width);
  717. } else {
  718. qemu_console_resize(s->con, width, height);
  719. }
  720. s->invalidated = 1;
  721. s->xres = width;
  722. s->yres = height;
  723. }
  724. }
  725. static void pxa2xx_update_display(void *opaque)
  726. {
  727. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  728. hwaddr fbptr;
  729. int miny, maxy;
  730. int ch;
  731. if (!(s->control[0] & LCCR0_ENB))
  732. return;
  733. pxa2xx_descriptor_load(s);
  734. pxa2xx_lcdc_resize(s);
  735. miny = s->yres;
  736. maxy = 0;
  737. s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
  738. /* Note: With overlay planes the order depends on LCCR0 bit 25. */
  739. for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
  740. if (s->dma_ch[ch].up) {
  741. if (!s->dma_ch[ch].source) {
  742. pxa2xx_dma_ber_set(s, ch);
  743. continue;
  744. }
  745. fbptr = s->dma_ch[ch].source;
  746. if (!((fbptr >= PXA2XX_SDRAM_BASE &&
  747. fbptr <= PXA2XX_SDRAM_BASE + ram_size) ||
  748. (fbptr >= PXA2XX_INTERNAL_BASE &&
  749. fbptr <= PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) {
  750. pxa2xx_dma_ber_set(s, ch);
  751. continue;
  752. }
  753. if (s->dma_ch[ch].command & LDCMD_PAL) {
  754. cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer,
  755. MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
  756. sizeof(s->dma_ch[ch].pbuffer)));
  757. pxa2xx_palette_parse(s, ch, s->bpp);
  758. } else {
  759. /* Do we need to reparse palette */
  760. if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
  761. pxa2xx_palette_parse(s, ch, s->bpp);
  762. /* ACK frame start */
  763. pxa2xx_dma_sof_set(s, ch);
  764. s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy);
  765. s->invalidated = 0;
  766. /* ACK frame completed */
  767. pxa2xx_dma_eof_set(s, ch);
  768. }
  769. }
  770. if (s->control[0] & LCCR0_DIS) {
  771. /* ACK last frame completed */
  772. s->control[0] &= ~LCCR0_ENB;
  773. s->status[0] |= LCSR0_LDD;
  774. }
  775. if (miny >= 0) {
  776. switch (s->orientation) {
  777. case 0:
  778. dpy_gfx_update(s->con, 0, miny, s->xres, maxy - miny + 1);
  779. break;
  780. case 90:
  781. dpy_gfx_update(s->con, miny, 0, maxy - miny + 1, s->xres);
  782. break;
  783. case 180:
  784. maxy = s->yres - maxy - 1;
  785. miny = s->yres - miny - 1;
  786. dpy_gfx_update(s->con, 0, maxy, s->xres, miny - maxy + 1);
  787. break;
  788. case 270:
  789. maxy = s->yres - maxy - 1;
  790. miny = s->yres - miny - 1;
  791. dpy_gfx_update(s->con, maxy, 0, miny - maxy + 1, s->xres);
  792. break;
  793. }
  794. }
  795. pxa2xx_lcdc_int_update(s);
  796. qemu_irq_raise(s->vsync_cb);
  797. }
  798. static void pxa2xx_invalidate_display(void *opaque)
  799. {
  800. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  801. s->invalidated = 1;
  802. }
  803. static void pxa2xx_lcdc_orientation(void *opaque, int angle)
  804. {
  805. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  806. switch (angle) {
  807. case 0:
  808. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0;
  809. break;
  810. case 90:
  811. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90;
  812. break;
  813. case 180:
  814. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180;
  815. break;
  816. case 270:
  817. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270;
  818. break;
  819. }
  820. s->orientation = angle;
  821. s->xres = s->yres = -1;
  822. pxa2xx_lcdc_resize(s);
  823. }
  824. static const VMStateDescription vmstate_dma_channel = {
  825. .name = "dma_channel",
  826. .version_id = 0,
  827. .minimum_version_id = 0,
  828. .fields = (VMStateField[]) {
  829. VMSTATE_UINT32(branch, struct DMAChannel),
  830. VMSTATE_UINT8(up, struct DMAChannel),
  831. VMSTATE_BUFFER(pbuffer, struct DMAChannel),
  832. VMSTATE_UINT32(descriptor, struct DMAChannel),
  833. VMSTATE_UINT32(source, struct DMAChannel),
  834. VMSTATE_UINT32(id, struct DMAChannel),
  835. VMSTATE_UINT32(command, struct DMAChannel),
  836. VMSTATE_END_OF_LIST()
  837. }
  838. };
  839. static int pxa2xx_lcdc_post_load(void *opaque, int version_id)
  840. {
  841. PXA2xxLCDState *s = opaque;
  842. s->bpp = LCCR3_BPP(s->control[3]);
  843. s->xres = s->yres = s->pal_for = -1;
  844. return 0;
  845. }
  846. static const VMStateDescription vmstate_pxa2xx_lcdc = {
  847. .name = "pxa2xx_lcdc",
  848. .version_id = 0,
  849. .minimum_version_id = 0,
  850. .post_load = pxa2xx_lcdc_post_load,
  851. .fields = (VMStateField[]) {
  852. VMSTATE_INT32(irqlevel, PXA2xxLCDState),
  853. VMSTATE_INT32(transp, PXA2xxLCDState),
  854. VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6),
  855. VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2),
  856. VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2),
  857. VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2),
  858. VMSTATE_UINT32(ccr, PXA2xxLCDState),
  859. VMSTATE_UINT32(cmdcr, PXA2xxLCDState),
  860. VMSTATE_UINT32(trgbr, PXA2xxLCDState),
  861. VMSTATE_UINT32(tcr, PXA2xxLCDState),
  862. VMSTATE_UINT32(liidr, PXA2xxLCDState),
  863. VMSTATE_UINT8(bscntr, PXA2xxLCDState),
  864. VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0,
  865. vmstate_dma_channel, struct DMAChannel),
  866. VMSTATE_END_OF_LIST()
  867. }
  868. };
  869. #define BITS 8
  870. #include "pxa2xx_template.h"
  871. #define BITS 15
  872. #include "pxa2xx_template.h"
  873. #define BITS 16
  874. #include "pxa2xx_template.h"
  875. #define BITS 24
  876. #include "pxa2xx_template.h"
  877. #define BITS 32
  878. #include "pxa2xx_template.h"
  879. static const GraphicHwOps pxa2xx_ops = {
  880. .invalidate = pxa2xx_invalidate_display,
  881. .gfx_update = pxa2xx_update_display,
  882. };
  883. PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem,
  884. hwaddr base, qemu_irq irq)
  885. {
  886. PXA2xxLCDState *s;
  887. DisplaySurface *surface;
  888. s = (PXA2xxLCDState *) g_malloc0(sizeof(PXA2xxLCDState));
  889. s->invalidated = 1;
  890. s->irq = irq;
  891. s->sysmem = sysmem;
  892. pxa2xx_lcdc_orientation(s, graphic_rotate);
  893. memory_region_init_io(&s->iomem, NULL, &pxa2xx_lcdc_ops, s,
  894. "pxa2xx-lcd-controller", 0x00100000);
  895. memory_region_add_subregion(sysmem, base, &s->iomem);
  896. s->con = graphic_console_init(NULL, 0, &pxa2xx_ops, s);
  897. surface = qemu_console_surface(s->con);
  898. switch (surface_bits_per_pixel(surface)) {
  899. case 0:
  900. s->dest_width = 0;
  901. break;
  902. case 8:
  903. s->line_fn[0] = pxa2xx_draw_fn_8;
  904. s->line_fn[1] = pxa2xx_draw_fn_8t;
  905. s->dest_width = 1;
  906. break;
  907. case 15:
  908. s->line_fn[0] = pxa2xx_draw_fn_15;
  909. s->line_fn[1] = pxa2xx_draw_fn_15t;
  910. s->dest_width = 2;
  911. break;
  912. case 16:
  913. s->line_fn[0] = pxa2xx_draw_fn_16;
  914. s->line_fn[1] = pxa2xx_draw_fn_16t;
  915. s->dest_width = 2;
  916. break;
  917. case 24:
  918. s->line_fn[0] = pxa2xx_draw_fn_24;
  919. s->line_fn[1] = pxa2xx_draw_fn_24t;
  920. s->dest_width = 3;
  921. break;
  922. case 32:
  923. s->line_fn[0] = pxa2xx_draw_fn_32;
  924. s->line_fn[1] = pxa2xx_draw_fn_32t;
  925. s->dest_width = 4;
  926. break;
  927. default:
  928. fprintf(stderr, "%s: Bad color depth\n", __func__);
  929. exit(1);
  930. }
  931. vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s);
  932. return s;
  933. }
  934. void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler)
  935. {
  936. s->vsync_cb = handler;
  937. }