2
0

cg3.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * QEMU CG3 Frame buffer
  3. *
  4. * Copyright (c) 2012 Bob Breuer
  5. * Copyright (c) 2013 Mark Cave-Ayland
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "qemu-common.h"
  27. #include "qapi/error.h"
  28. #include "qemu/error-report.h"
  29. #include "ui/console.h"
  30. #include "hw/sysbus.h"
  31. #include "migration/vmstate.h"
  32. #include "hw/irq.h"
  33. #include "hw/loader.h"
  34. #include "hw/qdev-properties.h"
  35. #include "qemu/log.h"
  36. #include "qemu/module.h"
  37. /* Change to 1 to enable debugging */
  38. #define DEBUG_CG3 0
  39. #define CG3_ROM_FILE "QEMU,cgthree.bin"
  40. #define FCODE_MAX_ROM_SIZE 0x10000
  41. #define CG3_REG_SIZE 0x20
  42. #define CG3_REG_BT458_ADDR 0x0
  43. #define CG3_REG_BT458_COLMAP 0x4
  44. #define CG3_REG_FBC_CTRL 0x10
  45. #define CG3_REG_FBC_STATUS 0x11
  46. #define CG3_REG_FBC_CURSTART 0x12
  47. #define CG3_REG_FBC_CUREND 0x13
  48. #define CG3_REG_FBC_VCTRL 0x14
  49. /* Control register flags */
  50. #define CG3_CR_ENABLE_INTS 0x80
  51. /* Status register flags */
  52. #define CG3_SR_PENDING_INT 0x80
  53. #define CG3_SR_1152_900_76_B 0x60
  54. #define CG3_SR_ID_COLOR 0x01
  55. #define CG3_VRAM_SIZE 0x100000
  56. #define CG3_VRAM_OFFSET 0x800000
  57. #define DPRINTF(fmt, ...) do { \
  58. if (DEBUG_CG3) { \
  59. printf("CG3: " fmt , ## __VA_ARGS__); \
  60. } \
  61. } while (0)
  62. #define TYPE_CG3 "cgthree"
  63. #define CG3(obj) OBJECT_CHECK(CG3State, (obj), TYPE_CG3)
  64. typedef struct CG3State {
  65. SysBusDevice parent_obj;
  66. QemuConsole *con;
  67. qemu_irq irq;
  68. hwaddr prom_addr;
  69. MemoryRegion vram_mem;
  70. MemoryRegion rom;
  71. MemoryRegion reg;
  72. uint32_t vram_size;
  73. int full_update;
  74. uint8_t regs[16];
  75. uint8_t r[256], g[256], b[256];
  76. uint16_t width, height, depth;
  77. uint8_t dac_index, dac_state;
  78. } CG3State;
  79. static void cg3_update_display(void *opaque)
  80. {
  81. CG3State *s = opaque;
  82. DisplaySurface *surface = qemu_console_surface(s->con);
  83. const uint8_t *pix;
  84. uint32_t *data;
  85. uint32_t dval;
  86. int x, y, y_start;
  87. unsigned int width, height;
  88. ram_addr_t page;
  89. DirtyBitmapSnapshot *snap = NULL;
  90. if (surface_bits_per_pixel(surface) != 32) {
  91. return;
  92. }
  93. width = s->width;
  94. height = s->height;
  95. y_start = -1;
  96. pix = memory_region_get_ram_ptr(&s->vram_mem);
  97. data = (uint32_t *)surface_data(surface);
  98. if (!s->full_update) {
  99. snap = memory_region_snapshot_and_clear_dirty(&s->vram_mem, 0x0,
  100. memory_region_size(&s->vram_mem),
  101. DIRTY_MEMORY_VGA);
  102. }
  103. for (y = 0; y < height; y++) {
  104. int update;
  105. page = (ram_addr_t)y * width;
  106. if (s->full_update) {
  107. update = 1;
  108. } else {
  109. update = memory_region_snapshot_get_dirty(&s->vram_mem, snap, page,
  110. width);
  111. }
  112. if (update) {
  113. if (y_start < 0) {
  114. y_start = y;
  115. }
  116. for (x = 0; x < width; x++) {
  117. dval = *pix++;
  118. dval = (s->r[dval] << 16) | (s->g[dval] << 8) | s->b[dval];
  119. *data++ = dval;
  120. }
  121. } else {
  122. if (y_start >= 0) {
  123. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  124. y_start = -1;
  125. }
  126. pix += width;
  127. data += width;
  128. }
  129. }
  130. s->full_update = 0;
  131. if (y_start >= 0) {
  132. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  133. }
  134. /* vsync interrupt? */
  135. if (s->regs[0] & CG3_CR_ENABLE_INTS) {
  136. s->regs[1] |= CG3_SR_PENDING_INT;
  137. qemu_irq_raise(s->irq);
  138. }
  139. g_free(snap);
  140. }
  141. static void cg3_invalidate_display(void *opaque)
  142. {
  143. CG3State *s = opaque;
  144. memory_region_set_dirty(&s->vram_mem, 0, CG3_VRAM_SIZE);
  145. }
  146. static uint64_t cg3_reg_read(void *opaque, hwaddr addr, unsigned size)
  147. {
  148. CG3State *s = opaque;
  149. int val;
  150. switch (addr) {
  151. case CG3_REG_BT458_ADDR:
  152. case CG3_REG_BT458_COLMAP:
  153. val = 0;
  154. break;
  155. case CG3_REG_FBC_CTRL:
  156. val = s->regs[0];
  157. break;
  158. case CG3_REG_FBC_STATUS:
  159. /* monitor ID 6, board type = 1 (color) */
  160. val = s->regs[1] | CG3_SR_1152_900_76_B | CG3_SR_ID_COLOR;
  161. break;
  162. case CG3_REG_FBC_CURSTART ... CG3_REG_SIZE - 1:
  163. val = s->regs[addr - 0x10];
  164. break;
  165. default:
  166. qemu_log_mask(LOG_UNIMP,
  167. "cg3: Unimplemented register read "
  168. "reg 0x%" HWADDR_PRIx " size 0x%x\n",
  169. addr, size);
  170. val = 0;
  171. break;
  172. }
  173. DPRINTF("read %02x from reg %" HWADDR_PRIx "\n", val, addr);
  174. return val;
  175. }
  176. static void cg3_reg_write(void *opaque, hwaddr addr, uint64_t val,
  177. unsigned size)
  178. {
  179. CG3State *s = opaque;
  180. uint8_t regval;
  181. int i;
  182. DPRINTF("write %" PRIx64 " to reg %" HWADDR_PRIx " size %d\n",
  183. val, addr, size);
  184. switch (addr) {
  185. case CG3_REG_BT458_ADDR:
  186. s->dac_index = val;
  187. s->dac_state = 0;
  188. break;
  189. case CG3_REG_BT458_COLMAP:
  190. /* This register can be written to as either a long word or a byte */
  191. if (size == 1) {
  192. val <<= 24;
  193. }
  194. for (i = 0; i < size; i++) {
  195. regval = val >> 24;
  196. switch (s->dac_state) {
  197. case 0:
  198. s->r[s->dac_index] = regval;
  199. s->dac_state++;
  200. break;
  201. case 1:
  202. s->g[s->dac_index] = regval;
  203. s->dac_state++;
  204. break;
  205. case 2:
  206. s->b[s->dac_index] = regval;
  207. /* Index autoincrement */
  208. s->dac_index = (s->dac_index + 1) & 0xff;
  209. /* fall through */
  210. default:
  211. s->dac_state = 0;
  212. break;
  213. }
  214. val <<= 8;
  215. }
  216. s->full_update = 1;
  217. break;
  218. case CG3_REG_FBC_CTRL:
  219. s->regs[0] = val;
  220. break;
  221. case CG3_REG_FBC_STATUS:
  222. if (s->regs[1] & CG3_SR_PENDING_INT) {
  223. /* clear interrupt */
  224. s->regs[1] &= ~CG3_SR_PENDING_INT;
  225. qemu_irq_lower(s->irq);
  226. }
  227. break;
  228. case CG3_REG_FBC_CURSTART ... CG3_REG_SIZE - 1:
  229. s->regs[addr - 0x10] = val;
  230. break;
  231. default:
  232. qemu_log_mask(LOG_UNIMP,
  233. "cg3: Unimplemented register write "
  234. "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n",
  235. addr, size, val);
  236. break;
  237. }
  238. }
  239. static const MemoryRegionOps cg3_reg_ops = {
  240. .read = cg3_reg_read,
  241. .write = cg3_reg_write,
  242. .endianness = DEVICE_NATIVE_ENDIAN,
  243. .valid = {
  244. .min_access_size = 1,
  245. .max_access_size = 4,
  246. },
  247. };
  248. static const GraphicHwOps cg3_ops = {
  249. .invalidate = cg3_invalidate_display,
  250. .gfx_update = cg3_update_display,
  251. };
  252. static void cg3_initfn(Object *obj)
  253. {
  254. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  255. CG3State *s = CG3(obj);
  256. memory_region_init_ram_nomigrate(&s->rom, obj, "cg3.prom", FCODE_MAX_ROM_SIZE,
  257. &error_fatal);
  258. memory_region_set_readonly(&s->rom, true);
  259. sysbus_init_mmio(sbd, &s->rom);
  260. memory_region_init_io(&s->reg, obj, &cg3_reg_ops, s, "cg3.reg",
  261. CG3_REG_SIZE);
  262. sysbus_init_mmio(sbd, &s->reg);
  263. }
  264. static void cg3_realizefn(DeviceState *dev, Error **errp)
  265. {
  266. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  267. CG3State *s = CG3(dev);
  268. int ret;
  269. char *fcode_filename;
  270. /* FCode ROM */
  271. vmstate_register_ram_global(&s->rom);
  272. fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, CG3_ROM_FILE);
  273. if (fcode_filename) {
  274. ret = load_image_mr(fcode_filename, &s->rom);
  275. g_free(fcode_filename);
  276. if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
  277. warn_report("cg3: could not load prom '%s'", CG3_ROM_FILE);
  278. }
  279. }
  280. memory_region_init_ram(&s->vram_mem, NULL, "cg3.vram", s->vram_size,
  281. &error_fatal);
  282. memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
  283. sysbus_init_mmio(sbd, &s->vram_mem);
  284. sysbus_init_irq(sbd, &s->irq);
  285. s->con = graphic_console_init(DEVICE(dev), 0, &cg3_ops, s);
  286. qemu_console_resize(s->con, s->width, s->height);
  287. }
  288. static int vmstate_cg3_post_load(void *opaque, int version_id)
  289. {
  290. CG3State *s = opaque;
  291. cg3_invalidate_display(s);
  292. return 0;
  293. }
  294. static const VMStateDescription vmstate_cg3 = {
  295. .name = "cg3",
  296. .version_id = 1,
  297. .minimum_version_id = 1,
  298. .post_load = vmstate_cg3_post_load,
  299. .fields = (VMStateField[]) {
  300. VMSTATE_UINT16(height, CG3State),
  301. VMSTATE_UINT16(width, CG3State),
  302. VMSTATE_UINT16(depth, CG3State),
  303. VMSTATE_BUFFER(r, CG3State),
  304. VMSTATE_BUFFER(g, CG3State),
  305. VMSTATE_BUFFER(b, CG3State),
  306. VMSTATE_UINT8(dac_index, CG3State),
  307. VMSTATE_UINT8(dac_state, CG3State),
  308. VMSTATE_END_OF_LIST()
  309. }
  310. };
  311. static void cg3_reset(DeviceState *d)
  312. {
  313. CG3State *s = CG3(d);
  314. /* Initialize palette */
  315. memset(s->r, 0, 256);
  316. memset(s->g, 0, 256);
  317. memset(s->b, 0, 256);
  318. s->dac_state = 0;
  319. s->full_update = 1;
  320. qemu_irq_lower(s->irq);
  321. }
  322. static Property cg3_properties[] = {
  323. DEFINE_PROP_UINT32("vram-size", CG3State, vram_size, -1),
  324. DEFINE_PROP_UINT16("width", CG3State, width, -1),
  325. DEFINE_PROP_UINT16("height", CG3State, height, -1),
  326. DEFINE_PROP_UINT16("depth", CG3State, depth, -1),
  327. DEFINE_PROP_END_OF_LIST(),
  328. };
  329. static void cg3_class_init(ObjectClass *klass, void *data)
  330. {
  331. DeviceClass *dc = DEVICE_CLASS(klass);
  332. dc->realize = cg3_realizefn;
  333. dc->reset = cg3_reset;
  334. dc->vmsd = &vmstate_cg3;
  335. dc->props = cg3_properties;
  336. }
  337. static const TypeInfo cg3_info = {
  338. .name = TYPE_CG3,
  339. .parent = TYPE_SYS_BUS_DEVICE,
  340. .instance_size = sizeof(CG3State),
  341. .instance_init = cg3_initfn,
  342. .class_init = cg3_class_init,
  343. };
  344. static void cg3_register_types(void)
  345. {
  346. type_register_static(&cg3_info);
  347. }
  348. type_init(cg3_register_types)