ati_2d.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * QEMU ATI SVGA emulation
  3. * 2D engine functions
  4. *
  5. * Copyright (c) 2019 BALATON Zoltan
  6. *
  7. * This work is licensed under the GNU GPL license version 2 or later.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "ati_int.h"
  11. #include "ati_regs.h"
  12. #include "qemu/log.h"
  13. #include "ui/pixel_ops.h"
  14. /*
  15. * NOTE:
  16. * This is 2D _acceleration_ and supposed to be fast. Therefore, don't try to
  17. * reinvent the wheel (unlikely to get better with a naive implementation than
  18. * existing libraries) and avoid (poorly) reimplementing gfx primitives.
  19. * That is unnecessary and would become a performance problem. Instead, try to
  20. * map to and reuse existing optimised facilities (e.g. pixman) wherever
  21. * possible.
  22. */
  23. static int ati_bpp_from_datatype(ATIVGAState *s)
  24. {
  25. switch (s->regs.dp_datatype & 0xf) {
  26. case 2:
  27. return 8;
  28. case 3:
  29. case 4:
  30. return 16;
  31. case 5:
  32. return 24;
  33. case 6:
  34. return 32;
  35. default:
  36. qemu_log_mask(LOG_UNIMP, "Unknown dst datatype %d\n",
  37. s->regs.dp_datatype & 0xf);
  38. return 0;
  39. }
  40. }
  41. #define DEFAULT_CNTL (s->regs.dp_gui_master_cntl & GMC_DST_PITCH_OFFSET_CNTL)
  42. void ati_2d_blt(ATIVGAState *s)
  43. {
  44. /* FIXME it is probably more complex than this and may need to be */
  45. /* rewritten but for now as a start just to get some output: */
  46. DisplaySurface *ds = qemu_console_surface(s->vga.con);
  47. DPRINTF("%p %u ds: %p %d %d rop: %x\n", s->vga.vram_ptr,
  48. s->vga.vbe_start_addr, surface_data(ds), surface_stride(ds),
  49. surface_bits_per_pixel(ds),
  50. (s->regs.dp_mix & GMC_ROP3_MASK) >> 16);
  51. int dst_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  52. s->regs.dst_x : s->regs.dst_x + 1 - s->regs.dst_width);
  53. int dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  54. s->regs.dst_y : s->regs.dst_y + 1 - s->regs.dst_height);
  55. int bpp = ati_bpp_from_datatype(s);
  56. int dst_stride = DEFAULT_CNTL ? s->regs.dst_pitch : s->regs.default_pitch;
  57. uint8_t *dst_bits = s->vga.vram_ptr + (DEFAULT_CNTL ?
  58. s->regs.dst_offset : s->regs.default_offset);
  59. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  60. dst_bits += s->regs.crtc_offset & 0x07ffffff;
  61. dst_stride *= bpp;
  62. }
  63. uint8_t *end = s->vga.vram_ptr + s->vga.vram_size;
  64. if (dst_bits >= end || dst_bits + dst_x + (dst_y + s->regs.dst_height) *
  65. dst_stride >= end) {
  66. qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n");
  67. return;
  68. }
  69. DPRINTF("%d %d %d, %d %d %d, (%d,%d) -> (%d,%d) %dx%d %c %c\n",
  70. s->regs.src_offset, s->regs.dst_offset, s->regs.default_offset,
  71. s->regs.src_pitch, s->regs.dst_pitch, s->regs.default_pitch,
  72. s->regs.src_x, s->regs.src_y, s->regs.dst_x, s->regs.dst_y,
  73. s->regs.dst_width, s->regs.dst_height,
  74. (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ? '>' : '<'),
  75. (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ? 'v' : '^'));
  76. switch (s->regs.dp_mix & GMC_ROP3_MASK) {
  77. case ROP3_SRCCOPY:
  78. {
  79. int src_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  80. s->regs.src_x : s->regs.src_x + 1 - s->regs.dst_width);
  81. int src_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  82. s->regs.src_y : s->regs.src_y + 1 - s->regs.dst_height);
  83. int src_stride = DEFAULT_CNTL ?
  84. s->regs.src_pitch : s->regs.default_pitch;
  85. uint8_t *src_bits = s->vga.vram_ptr + (DEFAULT_CNTL ?
  86. s->regs.src_offset : s->regs.default_offset);
  87. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  88. src_bits += s->regs.crtc_offset & 0x07ffffff;
  89. src_stride *= bpp;
  90. }
  91. if (src_bits >= end || src_bits + src_x +
  92. (src_y + s->regs.dst_height) * src_stride >= end) {
  93. qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n");
  94. return;
  95. }
  96. src_stride /= sizeof(uint32_t);
  97. dst_stride /= sizeof(uint32_t);
  98. DPRINTF("pixman_blt(%p, %p, %d, %d, %d, %d, %d, %d, %d, %d, %d, %d)\n",
  99. src_bits, dst_bits, src_stride, dst_stride, bpp, bpp,
  100. src_x, src_y, dst_x, dst_y,
  101. s->regs.dst_width, s->regs.dst_height);
  102. if (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT &&
  103. s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM) {
  104. pixman_blt((uint32_t *)src_bits, (uint32_t *)dst_bits,
  105. src_stride, dst_stride, bpp, bpp,
  106. src_x, src_y, dst_x, dst_y,
  107. s->regs.dst_width, s->regs.dst_height);
  108. } else {
  109. /* FIXME: We only really need a temporary if src and dst overlap */
  110. int llb = s->regs.dst_width * (bpp / 8);
  111. int tmp_stride = DIV_ROUND_UP(llb, sizeof(uint32_t));
  112. uint32_t *tmp = g_malloc(tmp_stride * sizeof(uint32_t) *
  113. s->regs.dst_height);
  114. pixman_blt((uint32_t *)src_bits, tmp,
  115. src_stride, tmp_stride, bpp, bpp,
  116. src_x, src_y, 0, 0,
  117. s->regs.dst_width, s->regs.dst_height);
  118. pixman_blt(tmp, (uint32_t *)dst_bits,
  119. tmp_stride, dst_stride, bpp, bpp,
  120. 0, 0, dst_x, dst_y,
  121. s->regs.dst_width, s->regs.dst_height);
  122. g_free(tmp);
  123. }
  124. if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr &&
  125. dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr +
  126. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) {
  127. memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr +
  128. s->regs.dst_offset +
  129. dst_y * surface_stride(ds),
  130. s->regs.dst_height * surface_stride(ds));
  131. }
  132. s->regs.dst_x += s->regs.dst_width;
  133. s->regs.dst_y += s->regs.dst_height;
  134. break;
  135. }
  136. case ROP3_PATCOPY:
  137. case ROP3_BLACKNESS:
  138. case ROP3_WHITENESS:
  139. {
  140. uint32_t filler = 0;
  141. switch (s->regs.dp_mix & GMC_ROP3_MASK) {
  142. case ROP3_PATCOPY:
  143. filler = s->regs.dp_brush_frgd_clr;
  144. break;
  145. case ROP3_BLACKNESS:
  146. filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[0],
  147. s->vga.palette[1], s->vga.palette[2]);
  148. break;
  149. case ROP3_WHITENESS:
  150. filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[3],
  151. s->vga.palette[4], s->vga.palette[5]);
  152. break;
  153. }
  154. dst_stride /= sizeof(uint32_t);
  155. DPRINTF("pixman_fill(%p, %d, %d, %d, %d, %d, %d, %x)\n",
  156. dst_bits, dst_stride, bpp,
  157. s->regs.dst_x, s->regs.dst_y,
  158. s->regs.dst_width, s->regs.dst_height,
  159. filler);
  160. pixman_fill((uint32_t *)dst_bits, dst_stride, bpp,
  161. s->regs.dst_x, s->regs.dst_y,
  162. s->regs.dst_width, s->regs.dst_height,
  163. filler);
  164. if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr &&
  165. dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr +
  166. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) {
  167. memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr +
  168. s->regs.dst_offset +
  169. dst_y * surface_stride(ds),
  170. s->regs.dst_height * surface_stride(ds));
  171. }
  172. s->regs.dst_y += s->regs.dst_height;
  173. break;
  174. }
  175. default:
  176. qemu_log_mask(LOG_UNIMP, "Unimplemented ati_2d blt op %x\n",
  177. (s->regs.dp_mix & GMC_ROP3_MASK) >> 16);
  178. }
  179. }