2
0

ati.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * QEMU ATI SVGA emulation
  3. *
  4. * Copyright (c) 2019 BALATON Zoltan
  5. *
  6. * This work is licensed under the GNU GPL license version 2 or later.
  7. */
  8. /*
  9. * WARNING:
  10. * This is very incomplete and only enough for Linux console and some
  11. * unaccelerated X output at the moment.
  12. * Currently it's little more than a frame buffer with minimal functions,
  13. * other more advanced features of the hardware are yet to be implemented.
  14. * We only aim for Rage 128 Pro (and some RV100) and 2D only at first,
  15. * No 3D at all yet (maybe after 2D works, but feel free to improve it)
  16. */
  17. #include "qemu/osdep.h"
  18. #include "ati_int.h"
  19. #include "ati_regs.h"
  20. #include "vga-access.h"
  21. #include "hw/qdev-properties.h"
  22. #include "vga_regs.h"
  23. #include "qemu/log.h"
  24. #include "qemu/module.h"
  25. #include "qemu/error-report.h"
  26. #include "qapi/error.h"
  27. #include "ui/console.h"
  28. #include "hw/display/i2c-ddc.h"
  29. #include "trace.h"
  30. #define ATI_DEBUG_HW_CURSOR 0
  31. static const struct {
  32. const char *name;
  33. uint16_t dev_id;
  34. } ati_model_aliases[] = {
  35. { "rage128p", PCI_DEVICE_ID_ATI_RAGE128_PF },
  36. { "rv100", PCI_DEVICE_ID_ATI_RADEON_QY },
  37. };
  38. enum { VGA_MODE, EXT_MODE };
  39. static void ati_vga_switch_mode(ATIVGAState *s)
  40. {
  41. DPRINTF("%d -> %d\n",
  42. s->mode, !!(s->regs.crtc_gen_cntl & CRTC2_EXT_DISP_EN));
  43. if (s->regs.crtc_gen_cntl & CRTC2_EXT_DISP_EN) {
  44. /* Extended mode enabled */
  45. s->mode = EXT_MODE;
  46. if (s->regs.crtc_gen_cntl & CRTC2_EN) {
  47. /* CRT controller enabled, use CRTC values */
  48. /* FIXME Should these be the same as VGA CRTC regs? */
  49. uint32_t offs = s->regs.crtc_offset & 0x07ffffff;
  50. int stride = (s->regs.crtc_pitch & 0x7ff) * 8;
  51. int bpp = 0;
  52. int h, v;
  53. if (s->regs.crtc_h_total_disp == 0) {
  54. s->regs.crtc_h_total_disp = ((640 / 8) - 1) << 16;
  55. }
  56. if (s->regs.crtc_v_total_disp == 0) {
  57. s->regs.crtc_v_total_disp = (480 - 1) << 16;
  58. }
  59. h = ((s->regs.crtc_h_total_disp >> 16) + 1) * 8;
  60. v = (s->regs.crtc_v_total_disp >> 16) + 1;
  61. switch (s->regs.crtc_gen_cntl & CRTC_PIX_WIDTH_MASK) {
  62. case CRTC_PIX_WIDTH_4BPP:
  63. bpp = 4;
  64. break;
  65. case CRTC_PIX_WIDTH_8BPP:
  66. bpp = 8;
  67. break;
  68. case CRTC_PIX_WIDTH_15BPP:
  69. bpp = 15;
  70. break;
  71. case CRTC_PIX_WIDTH_16BPP:
  72. bpp = 16;
  73. break;
  74. case CRTC_PIX_WIDTH_24BPP:
  75. bpp = 24;
  76. break;
  77. case CRTC_PIX_WIDTH_32BPP:
  78. bpp = 32;
  79. break;
  80. default:
  81. qemu_log_mask(LOG_UNIMP, "Unsupported bpp value\n");
  82. }
  83. assert(bpp != 0);
  84. DPRINTF("Switching to %dx%d %d %d @ %x\n", h, v, stride, bpp, offs);
  85. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  86. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_DISABLED);
  87. s->vga.big_endian_fb = (s->regs.config_cntl & APER_0_ENDIAN ||
  88. s->regs.config_cntl & APER_1_ENDIAN ?
  89. true : false);
  90. /* reset VBE regs then set up mode */
  91. s->vga.vbe_regs[VBE_DISPI_INDEX_XRES] = h;
  92. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] = v;
  93. s->vga.vbe_regs[VBE_DISPI_INDEX_BPP] = bpp;
  94. /* enable mode via ioport so it updates vga regs */
  95. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  96. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_ENABLED |
  97. VBE_DISPI_LFB_ENABLED | VBE_DISPI_NOCLEARMEM |
  98. (s->regs.dac_cntl & DAC_8BIT_EN ? VBE_DISPI_8BIT_DAC : 0));
  99. /* now set offset and stride after enable as that resets these */
  100. if (stride) {
  101. int bypp = DIV_ROUND_UP(bpp, BITS_PER_BYTE);
  102. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_VIRT_WIDTH);
  103. vbe_ioport_write_data(&s->vga, 0, stride);
  104. stride *= bypp;
  105. if (offs % stride) {
  106. DPRINTF("CRTC offset is not multiple of pitch\n");
  107. vbe_ioport_write_index(&s->vga, 0,
  108. VBE_DISPI_INDEX_X_OFFSET);
  109. vbe_ioport_write_data(&s->vga, 0, offs % stride / bypp);
  110. }
  111. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_Y_OFFSET);
  112. vbe_ioport_write_data(&s->vga, 0, offs / stride);
  113. DPRINTF("VBE offset (%d,%d), vbe_start_addr=%x\n",
  114. s->vga.vbe_regs[VBE_DISPI_INDEX_X_OFFSET],
  115. s->vga.vbe_regs[VBE_DISPI_INDEX_Y_OFFSET],
  116. s->vga.vbe_start_addr);
  117. }
  118. }
  119. } else {
  120. /* VGA mode enabled */
  121. s->mode = VGA_MODE;
  122. vbe_ioport_write_index(&s->vga, 0, VBE_DISPI_INDEX_ENABLE);
  123. vbe_ioport_write_data(&s->vga, 0, VBE_DISPI_DISABLED);
  124. }
  125. }
  126. /* Used by host side hardware cursor */
  127. static void ati_cursor_define(ATIVGAState *s)
  128. {
  129. uint8_t data[1024];
  130. uint32_t srcoff;
  131. int i, j, idx = 0;
  132. if ((s->regs.cur_offset & BIT(31)) || s->cursor_guest_mode) {
  133. return; /* Do not update cursor if locked or rendered by guest */
  134. }
  135. /* FIXME handle cur_hv_offs correctly */
  136. srcoff = s->regs.cur_offset -
  137. (s->regs.cur_hv_offs >> 16) - (s->regs.cur_hv_offs & 0xffff) * 16;
  138. for (i = 0; i < 64; i++) {
  139. for (j = 0; j < 8; j++, idx++) {
  140. data[idx] = vga_read_byte(&s->vga, srcoff + i * 16 + j);
  141. data[512 + idx] = vga_read_byte(&s->vga, srcoff + i * 16 + j + 8);
  142. }
  143. }
  144. if (!s->cursor) {
  145. s->cursor = cursor_alloc(64, 64);
  146. }
  147. cursor_set_mono(s->cursor, s->regs.cur_color1, s->regs.cur_color0,
  148. &data[512], 1, &data[0]);
  149. dpy_cursor_define(s->vga.con, s->cursor);
  150. }
  151. /* Alternatively support guest rendered hardware cursor */
  152. static void ati_cursor_invalidate(VGACommonState *vga)
  153. {
  154. ATIVGAState *s = container_of(vga, ATIVGAState, vga);
  155. int size = (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) ? 64 : 0;
  156. if (s->regs.cur_offset & BIT(31)) {
  157. return; /* Do not update cursor if locked */
  158. }
  159. if (s->cursor_size != size ||
  160. vga->hw_cursor_x != s->regs.cur_hv_pos >> 16 ||
  161. vga->hw_cursor_y != (s->regs.cur_hv_pos & 0xffff) ||
  162. s->cursor_offset != s->regs.cur_offset - (s->regs.cur_hv_offs >> 16) -
  163. (s->regs.cur_hv_offs & 0xffff) * 16) {
  164. /* Remove old cursor then update and show new one if needed */
  165. vga_invalidate_scanlines(vga, vga->hw_cursor_y, vga->hw_cursor_y + 63);
  166. vga->hw_cursor_x = s->regs.cur_hv_pos >> 16;
  167. vga->hw_cursor_y = s->regs.cur_hv_pos & 0xffff;
  168. s->cursor_offset = s->regs.cur_offset - (s->regs.cur_hv_offs >> 16) -
  169. (s->regs.cur_hv_offs & 0xffff) * 16;
  170. s->cursor_size = size;
  171. if (size) {
  172. vga_invalidate_scanlines(vga,
  173. vga->hw_cursor_y, vga->hw_cursor_y + 63);
  174. }
  175. }
  176. }
  177. static void ati_cursor_draw_line(VGACommonState *vga, uint8_t *d, int scr_y)
  178. {
  179. ATIVGAState *s = container_of(vga, ATIVGAState, vga);
  180. uint32_t srcoff;
  181. uint32_t *dp = (uint32_t *)d;
  182. int i, j, h;
  183. if (!(s->regs.crtc_gen_cntl & CRTC2_CUR_EN) ||
  184. scr_y < vga->hw_cursor_y || scr_y >= vga->hw_cursor_y + 64 ||
  185. scr_y > s->regs.crtc_v_total_disp >> 16) {
  186. return;
  187. }
  188. /* FIXME handle cur_hv_offs correctly */
  189. srcoff = s->cursor_offset + (scr_y - vga->hw_cursor_y) * 16;
  190. dp = &dp[vga->hw_cursor_x];
  191. h = ((s->regs.crtc_h_total_disp >> 16) + 1) * 8;
  192. for (i = 0; i < 8; i++) {
  193. uint32_t color;
  194. uint8_t abits = vga_read_byte(vga, srcoff + i);
  195. uint8_t xbits = vga_read_byte(vga, srcoff + i + 8);
  196. for (j = 0; j < 8; j++, abits <<= 1, xbits <<= 1) {
  197. if (abits & BIT(7)) {
  198. if (xbits & BIT(7)) {
  199. color = dp[i * 8 + j] ^ 0xffffffff; /* complement */
  200. } else {
  201. continue; /* transparent, no change */
  202. }
  203. } else {
  204. color = (xbits & BIT(7) ? s->regs.cur_color1 :
  205. s->regs.cur_color0) | 0xff000000;
  206. }
  207. if (vga->hw_cursor_x + i * 8 + j >= h) {
  208. return; /* end of screen, don't span to next line */
  209. }
  210. dp[i * 8 + j] = color;
  211. }
  212. }
  213. }
  214. static uint64_t ati_i2c(bitbang_i2c_interface *i2c, uint64_t data, int base)
  215. {
  216. bool c = (data & BIT(base + 17) ? !!(data & BIT(base + 1)) : 1);
  217. bool d = (data & BIT(base + 16) ? !!(data & BIT(base)) : 1);
  218. bitbang_i2c_set(i2c, BITBANG_I2C_SCL, c);
  219. d = bitbang_i2c_set(i2c, BITBANG_I2C_SDA, d);
  220. data &= ~0xf00ULL;
  221. if (c) {
  222. data |= BIT(base + 9);
  223. }
  224. if (d) {
  225. data |= BIT(base + 8);
  226. }
  227. return data;
  228. }
  229. static void ati_vga_update_irq(ATIVGAState *s)
  230. {
  231. pci_set_irq(&s->dev, !!(s->regs.gen_int_status & s->regs.gen_int_cntl));
  232. }
  233. static void ati_vga_vblank_irq(void *opaque)
  234. {
  235. ATIVGAState *s = opaque;
  236. timer_mod(&s->vblank_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  237. NANOSECONDS_PER_SECOND / 60);
  238. s->regs.gen_int_status |= CRTC_VBLANK_INT;
  239. ati_vga_update_irq(s);
  240. }
  241. static inline uint64_t ati_reg_read_offs(uint32_t reg, int offs,
  242. unsigned int size)
  243. {
  244. if (offs == 0 && size == 4) {
  245. return reg;
  246. } else {
  247. return extract32(reg, offs * BITS_PER_BYTE, size * BITS_PER_BYTE);
  248. }
  249. }
  250. static uint64_t ati_mm_read(void *opaque, hwaddr addr, unsigned int size)
  251. {
  252. ATIVGAState *s = opaque;
  253. uint64_t val = 0;
  254. switch (addr) {
  255. case MM_INDEX:
  256. val = s->regs.mm_index;
  257. break;
  258. case MM_DATA ... MM_DATA + 3:
  259. /* indexed access to regs or memory */
  260. if (s->regs.mm_index & BIT(31)) {
  261. uint32_t idx = s->regs.mm_index & ~BIT(31);
  262. if (idx <= s->vga.vram_size - size) {
  263. val = ldn_le_p(s->vga.vram_ptr + idx, size);
  264. }
  265. } else {
  266. val = ati_mm_read(s, s->regs.mm_index + addr - MM_DATA, size);
  267. }
  268. break;
  269. case BIOS_0_SCRATCH ... BUS_CNTL - 1:
  270. {
  271. int i = (addr - BIOS_0_SCRATCH) / 4;
  272. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF && i > 3) {
  273. break;
  274. }
  275. val = ati_reg_read_offs(s->regs.bios_scratch[i],
  276. addr - (BIOS_0_SCRATCH + i * 4), size);
  277. break;
  278. }
  279. case GEN_INT_CNTL:
  280. val = s->regs.gen_int_cntl;
  281. break;
  282. case GEN_INT_STATUS:
  283. val = s->regs.gen_int_status;
  284. break;
  285. case CRTC_GEN_CNTL ... CRTC_GEN_CNTL + 3:
  286. val = ati_reg_read_offs(s->regs.crtc_gen_cntl,
  287. addr - CRTC_GEN_CNTL, size);
  288. break;
  289. case CRTC_EXT_CNTL ... CRTC_EXT_CNTL + 3:
  290. val = ati_reg_read_offs(s->regs.crtc_ext_cntl,
  291. addr - CRTC_EXT_CNTL, size);
  292. break;
  293. case DAC_CNTL:
  294. val = s->regs.dac_cntl;
  295. break;
  296. case GPIO_VGA_DDC:
  297. val = s->regs.gpio_vga_ddc;
  298. break;
  299. case GPIO_DVI_DDC:
  300. val = s->regs.gpio_dvi_ddc;
  301. break;
  302. case GPIO_MONID ... GPIO_MONID + 3:
  303. val = ati_reg_read_offs(s->regs.gpio_monid,
  304. addr - GPIO_MONID, size);
  305. break;
  306. case PALETTE_INDEX:
  307. /* FIXME unaligned access */
  308. val = vga_ioport_read(&s->vga, VGA_PEL_IR) << 16;
  309. val |= vga_ioport_read(&s->vga, VGA_PEL_IW) & 0xff;
  310. break;
  311. case PALETTE_DATA:
  312. val = vga_ioport_read(&s->vga, VGA_PEL_D);
  313. break;
  314. case CNFG_CNTL:
  315. val = s->regs.config_cntl;
  316. break;
  317. case CNFG_MEMSIZE:
  318. val = s->vga.vram_size;
  319. break;
  320. case CONFIG_APER_0_BASE:
  321. case CONFIG_APER_1_BASE:
  322. val = pci_default_read_config(&s->dev,
  323. PCI_BASE_ADDRESS_0, size) & 0xfffffff0;
  324. break;
  325. case CONFIG_APER_SIZE:
  326. val = s->vga.vram_size;
  327. break;
  328. case CONFIG_REG_1_BASE:
  329. val = pci_default_read_config(&s->dev,
  330. PCI_BASE_ADDRESS_2, size) & 0xfffffff0;
  331. break;
  332. case CONFIG_REG_APER_SIZE:
  333. val = memory_region_size(&s->mm);
  334. break;
  335. case MC_STATUS:
  336. val = 5;
  337. break;
  338. case RBBM_STATUS:
  339. case GUI_STAT:
  340. val = 64; /* free CMDFIFO entries */
  341. break;
  342. case CRTC_H_TOTAL_DISP:
  343. val = s->regs.crtc_h_total_disp;
  344. break;
  345. case CRTC_H_SYNC_STRT_WID:
  346. val = s->regs.crtc_h_sync_strt_wid;
  347. break;
  348. case CRTC_V_TOTAL_DISP:
  349. val = s->regs.crtc_v_total_disp;
  350. break;
  351. case CRTC_V_SYNC_STRT_WID:
  352. val = s->regs.crtc_v_sync_strt_wid;
  353. break;
  354. case CRTC_OFFSET:
  355. val = s->regs.crtc_offset;
  356. break;
  357. case CRTC_OFFSET_CNTL:
  358. val = s->regs.crtc_offset_cntl;
  359. break;
  360. case CRTC_PITCH:
  361. val = s->regs.crtc_pitch;
  362. break;
  363. case 0xf00 ... 0xfff:
  364. val = pci_default_read_config(&s->dev, addr - 0xf00, size);
  365. break;
  366. case CUR_OFFSET:
  367. val = s->regs.cur_offset;
  368. break;
  369. case CUR_HORZ_VERT_POSN:
  370. val = s->regs.cur_hv_pos;
  371. val |= s->regs.cur_offset & BIT(31);
  372. break;
  373. case CUR_HORZ_VERT_OFF:
  374. val = s->regs.cur_hv_offs;
  375. val |= s->regs.cur_offset & BIT(31);
  376. break;
  377. case CUR_CLR0:
  378. val = s->regs.cur_color0;
  379. break;
  380. case CUR_CLR1:
  381. val = s->regs.cur_color1;
  382. break;
  383. case DST_OFFSET:
  384. val = s->regs.dst_offset;
  385. break;
  386. case DST_PITCH:
  387. val = s->regs.dst_pitch;
  388. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  389. val &= s->regs.dst_tile << 16;
  390. }
  391. break;
  392. case DST_WIDTH:
  393. val = s->regs.dst_width;
  394. break;
  395. case DST_HEIGHT:
  396. val = s->regs.dst_height;
  397. break;
  398. case SRC_X:
  399. val = s->regs.src_x;
  400. break;
  401. case SRC_Y:
  402. val = s->regs.src_y;
  403. break;
  404. case DST_X:
  405. val = s->regs.dst_x;
  406. break;
  407. case DST_Y:
  408. val = s->regs.dst_y;
  409. break;
  410. case DP_GUI_MASTER_CNTL:
  411. val = s->regs.dp_gui_master_cntl;
  412. break;
  413. case SRC_OFFSET:
  414. val = s->regs.src_offset;
  415. break;
  416. case SRC_PITCH:
  417. val = s->regs.src_pitch;
  418. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  419. val &= s->regs.src_tile << 16;
  420. }
  421. break;
  422. case DP_BRUSH_BKGD_CLR:
  423. val = s->regs.dp_brush_bkgd_clr;
  424. break;
  425. case DP_BRUSH_FRGD_CLR:
  426. val = s->regs.dp_brush_frgd_clr;
  427. break;
  428. case DP_SRC_FRGD_CLR:
  429. val = s->regs.dp_src_frgd_clr;
  430. break;
  431. case DP_SRC_BKGD_CLR:
  432. val = s->regs.dp_src_bkgd_clr;
  433. break;
  434. case DP_CNTL:
  435. val = s->regs.dp_cntl;
  436. break;
  437. case DP_DATATYPE:
  438. val = s->regs.dp_datatype;
  439. break;
  440. case DP_MIX:
  441. val = s->regs.dp_mix;
  442. break;
  443. case DP_WRITE_MASK:
  444. val = s->regs.dp_write_mask;
  445. break;
  446. case DEFAULT_OFFSET:
  447. val = s->regs.default_offset;
  448. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  449. val >>= 10;
  450. val |= s->regs.default_pitch << 16;
  451. val |= s->regs.default_tile << 30;
  452. }
  453. break;
  454. case DEFAULT_PITCH:
  455. val = s->regs.default_pitch;
  456. val |= s->regs.default_tile << 16;
  457. break;
  458. case DEFAULT_SC_BOTTOM_RIGHT:
  459. val = s->regs.default_sc_bottom_right;
  460. break;
  461. default:
  462. break;
  463. }
  464. if (addr < CUR_OFFSET || addr > CUR_CLR1 || ATI_DEBUG_HW_CURSOR) {
  465. trace_ati_mm_read(size, addr, ati_reg_name(addr & ~3ULL), val);
  466. }
  467. return val;
  468. }
  469. static inline void ati_reg_write_offs(uint32_t *reg, int offs,
  470. uint64_t data, unsigned int size)
  471. {
  472. if (offs == 0 && size == 4) {
  473. *reg = data;
  474. } else {
  475. *reg = deposit32(*reg, offs * BITS_PER_BYTE, size * BITS_PER_BYTE,
  476. data);
  477. }
  478. }
  479. static void ati_mm_write(void *opaque, hwaddr addr,
  480. uint64_t data, unsigned int size)
  481. {
  482. ATIVGAState *s = opaque;
  483. if (addr < CUR_OFFSET || addr > CUR_CLR1 || ATI_DEBUG_HW_CURSOR) {
  484. trace_ati_mm_write(size, addr, ati_reg_name(addr & ~3ULL), data);
  485. }
  486. switch (addr) {
  487. case MM_INDEX:
  488. s->regs.mm_index = data;
  489. break;
  490. case MM_DATA ... MM_DATA + 3:
  491. /* indexed access to regs or memory */
  492. if (s->regs.mm_index & BIT(31)) {
  493. uint32_t idx = s->regs.mm_index & ~BIT(31);
  494. if (idx <= s->vga.vram_size - size) {
  495. stn_le_p(s->vga.vram_ptr + idx, size, data);
  496. }
  497. } else {
  498. ati_mm_write(s, s->regs.mm_index + addr - MM_DATA, data, size);
  499. }
  500. break;
  501. case BIOS_0_SCRATCH ... BUS_CNTL - 1:
  502. {
  503. int i = (addr - BIOS_0_SCRATCH) / 4;
  504. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF && i > 3) {
  505. break;
  506. }
  507. ati_reg_write_offs(&s->regs.bios_scratch[i],
  508. addr - (BIOS_0_SCRATCH + i * 4), data, size);
  509. break;
  510. }
  511. case GEN_INT_CNTL:
  512. s->regs.gen_int_cntl = data;
  513. if (data & CRTC_VBLANK_INT) {
  514. ati_vga_vblank_irq(s);
  515. } else {
  516. timer_del(&s->vblank_timer);
  517. ati_vga_update_irq(s);
  518. }
  519. break;
  520. case GEN_INT_STATUS:
  521. data &= (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF ?
  522. 0x000f040fUL : 0xfc080effUL);
  523. s->regs.gen_int_status &= ~data;
  524. ati_vga_update_irq(s);
  525. break;
  526. case CRTC_GEN_CNTL ... CRTC_GEN_CNTL + 3:
  527. {
  528. uint32_t val = s->regs.crtc_gen_cntl;
  529. ati_reg_write_offs(&s->regs.crtc_gen_cntl,
  530. addr - CRTC_GEN_CNTL, data, size);
  531. if ((val & CRTC2_CUR_EN) != (s->regs.crtc_gen_cntl & CRTC2_CUR_EN)) {
  532. if (s->cursor_guest_mode) {
  533. s->vga.force_shadow = !!(s->regs.crtc_gen_cntl & CRTC2_CUR_EN);
  534. } else {
  535. if (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) {
  536. ati_cursor_define(s);
  537. }
  538. dpy_mouse_set(s->vga.con, s->regs.cur_hv_pos >> 16,
  539. s->regs.cur_hv_pos & 0xffff,
  540. (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) != 0);
  541. }
  542. }
  543. if ((val & (CRTC2_EXT_DISP_EN | CRTC2_EN)) !=
  544. (s->regs.crtc_gen_cntl & (CRTC2_EXT_DISP_EN | CRTC2_EN))) {
  545. ati_vga_switch_mode(s);
  546. }
  547. break;
  548. }
  549. case CRTC_EXT_CNTL ... CRTC_EXT_CNTL + 3:
  550. {
  551. uint32_t val = s->regs.crtc_ext_cntl;
  552. ati_reg_write_offs(&s->regs.crtc_ext_cntl,
  553. addr - CRTC_EXT_CNTL, data, size);
  554. if (s->regs.crtc_ext_cntl & CRT_CRTC_DISPLAY_DIS) {
  555. DPRINTF("Display disabled\n");
  556. s->vga.ar_index &= ~BIT(5);
  557. } else {
  558. DPRINTF("Display enabled\n");
  559. s->vga.ar_index |= BIT(5);
  560. ati_vga_switch_mode(s);
  561. }
  562. if ((val & CRT_CRTC_DISPLAY_DIS) !=
  563. (s->regs.crtc_ext_cntl & CRT_CRTC_DISPLAY_DIS)) {
  564. ati_vga_switch_mode(s);
  565. }
  566. break;
  567. }
  568. case DAC_CNTL:
  569. s->regs.dac_cntl = data & 0xffffe3ff;
  570. s->vga.dac_8bit = !!(data & DAC_8BIT_EN);
  571. break;
  572. case GPIO_VGA_DDC:
  573. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  574. /* FIXME: Maybe add a property to select VGA or DVI port? */
  575. }
  576. break;
  577. case GPIO_DVI_DDC:
  578. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF) {
  579. s->regs.gpio_dvi_ddc = ati_i2c(&s->bbi2c, data, 0);
  580. }
  581. break;
  582. case GPIO_MONID ... GPIO_MONID + 3:
  583. /* FIXME What does Radeon have here? */
  584. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  585. ati_reg_write_offs(&s->regs.gpio_monid,
  586. addr - GPIO_MONID, data, size);
  587. /*
  588. * Rage128p accesses DDC used to get EDID via these bits.
  589. * Because some drivers access this via multiple byte writes
  590. * we have to be careful when we send bits to avoid spurious
  591. * changes in bitbang_i2c state. So only do it when mask is set
  592. * and either the enable bits are changed or output bits changed
  593. * while enabled.
  594. */
  595. if ((s->regs.gpio_monid & BIT(25)) &&
  596. ((addr <= GPIO_MONID + 2 && addr + size > GPIO_MONID + 2) ||
  597. (addr == GPIO_MONID && (s->regs.gpio_monid & 0x60000)))) {
  598. s->regs.gpio_monid = ati_i2c(&s->bbi2c, s->regs.gpio_monid, 1);
  599. }
  600. }
  601. break;
  602. case PALETTE_INDEX ... PALETTE_INDEX + 3:
  603. if (size == 4) {
  604. vga_ioport_write(&s->vga, VGA_PEL_IR, (data >> 16) & 0xff);
  605. vga_ioport_write(&s->vga, VGA_PEL_IW, data & 0xff);
  606. } else {
  607. if (addr == PALETTE_INDEX) {
  608. vga_ioport_write(&s->vga, VGA_PEL_IW, data & 0xff);
  609. } else {
  610. vga_ioport_write(&s->vga, VGA_PEL_IR, data & 0xff);
  611. }
  612. }
  613. break;
  614. case PALETTE_DATA ... PALETTE_DATA + 3:
  615. data <<= addr - PALETTE_DATA;
  616. data = bswap32(data) >> 8;
  617. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  618. data >>= 8;
  619. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  620. data >>= 8;
  621. vga_ioport_write(&s->vga, VGA_PEL_D, data & 0xff);
  622. break;
  623. case CNFG_CNTL:
  624. s->regs.config_cntl = data;
  625. break;
  626. case CRTC_H_TOTAL_DISP:
  627. s->regs.crtc_h_total_disp = data & 0x07ff07ff;
  628. break;
  629. case CRTC_H_SYNC_STRT_WID:
  630. s->regs.crtc_h_sync_strt_wid = data & 0x17bf1fff;
  631. break;
  632. case CRTC_V_TOTAL_DISP:
  633. s->regs.crtc_v_total_disp = data & 0x0fff0fff;
  634. break;
  635. case CRTC_V_SYNC_STRT_WID:
  636. s->regs.crtc_v_sync_strt_wid = data & 0x9f0fff;
  637. break;
  638. case CRTC_OFFSET:
  639. s->regs.crtc_offset = data & 0xc7ffffff;
  640. break;
  641. case CRTC_OFFSET_CNTL:
  642. s->regs.crtc_offset_cntl = data; /* FIXME */
  643. break;
  644. case CRTC_PITCH:
  645. s->regs.crtc_pitch = data & 0x07ff07ff;
  646. break;
  647. case 0xf00 ... 0xfff:
  648. /* read-only copy of PCI config space so ignore writes */
  649. break;
  650. case CUR_OFFSET:
  651. if (s->regs.cur_offset != (data & 0x87fffff0)) {
  652. s->regs.cur_offset = data & 0x87fffff0;
  653. ati_cursor_define(s);
  654. }
  655. break;
  656. case CUR_HORZ_VERT_POSN:
  657. s->regs.cur_hv_pos = data & 0x3fff0fff;
  658. if (data & BIT(31)) {
  659. s->regs.cur_offset |= data & BIT(31);
  660. } else if (s->regs.cur_offset & BIT(31)) {
  661. s->regs.cur_offset &= ~BIT(31);
  662. ati_cursor_define(s);
  663. }
  664. if (!s->cursor_guest_mode &&
  665. (s->regs.crtc_gen_cntl & CRTC2_CUR_EN) && !(data & BIT(31))) {
  666. dpy_mouse_set(s->vga.con, s->regs.cur_hv_pos >> 16,
  667. s->regs.cur_hv_pos & 0xffff, 1);
  668. }
  669. break;
  670. case CUR_HORZ_VERT_OFF:
  671. s->regs.cur_hv_offs = data & 0x3f003f;
  672. if (data & BIT(31)) {
  673. s->regs.cur_offset |= data & BIT(31);
  674. } else if (s->regs.cur_offset & BIT(31)) {
  675. s->regs.cur_offset &= ~BIT(31);
  676. ati_cursor_define(s);
  677. }
  678. break;
  679. case CUR_CLR0:
  680. if (s->regs.cur_color0 != (data & 0xffffff)) {
  681. s->regs.cur_color0 = data & 0xffffff;
  682. ati_cursor_define(s);
  683. }
  684. break;
  685. case CUR_CLR1:
  686. /*
  687. * Update cursor unconditionally here because some clients set up
  688. * other registers before actually writing cursor data to memory at
  689. * offset so we would miss cursor change unless always updating here
  690. */
  691. s->regs.cur_color1 = data & 0xffffff;
  692. ati_cursor_define(s);
  693. break;
  694. case DST_OFFSET:
  695. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  696. s->regs.dst_offset = data & 0xfffffff0;
  697. } else {
  698. s->regs.dst_offset = data & 0xfffffc00;
  699. }
  700. break;
  701. case DST_PITCH:
  702. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  703. s->regs.dst_pitch = data & 0x3fff;
  704. s->regs.dst_tile = (data >> 16) & 1;
  705. } else {
  706. s->regs.dst_pitch = data & 0x3ff0;
  707. }
  708. break;
  709. case DST_TILE:
  710. if (s->dev_id == PCI_DEVICE_ID_ATI_RADEON_QY) {
  711. s->regs.dst_tile = data & 3;
  712. }
  713. break;
  714. case DST_WIDTH:
  715. s->regs.dst_width = data & 0x3fff;
  716. ati_2d_blt(s);
  717. break;
  718. case DST_HEIGHT:
  719. s->regs.dst_height = data & 0x3fff;
  720. break;
  721. case SRC_X:
  722. s->regs.src_x = data & 0x3fff;
  723. break;
  724. case SRC_Y:
  725. s->regs.src_y = data & 0x3fff;
  726. break;
  727. case DST_X:
  728. s->regs.dst_x = data & 0x3fff;
  729. break;
  730. case DST_Y:
  731. s->regs.dst_y = data & 0x3fff;
  732. break;
  733. case SRC_PITCH_OFFSET:
  734. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  735. s->regs.src_offset = (data & 0x1fffff) << 5;
  736. s->regs.src_pitch = (data & 0x7fe00000) >> 21;
  737. s->regs.src_tile = data >> 31;
  738. } else {
  739. s->regs.src_offset = (data & 0x3fffff) << 10;
  740. s->regs.src_pitch = (data & 0x3fc00000) >> 16;
  741. s->regs.src_tile = (data >> 30) & 1;
  742. }
  743. break;
  744. case DST_PITCH_OFFSET:
  745. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  746. s->regs.dst_offset = (data & 0x1fffff) << 5;
  747. s->regs.dst_pitch = (data & 0x7fe00000) >> 21;
  748. s->regs.dst_tile = data >> 31;
  749. } else {
  750. s->regs.dst_offset = (data & 0x3fffff) << 10;
  751. s->regs.dst_pitch = (data & 0x3fc00000) >> 16;
  752. s->regs.dst_tile = data >> 30;
  753. }
  754. break;
  755. case SRC_Y_X:
  756. s->regs.src_x = data & 0x3fff;
  757. s->regs.src_y = (data >> 16) & 0x3fff;
  758. break;
  759. case DST_Y_X:
  760. s->regs.dst_x = data & 0x3fff;
  761. s->regs.dst_y = (data >> 16) & 0x3fff;
  762. break;
  763. case DST_HEIGHT_WIDTH:
  764. s->regs.dst_width = data & 0x3fff;
  765. s->regs.dst_height = (data >> 16) & 0x3fff;
  766. ati_2d_blt(s);
  767. break;
  768. case DP_GUI_MASTER_CNTL:
  769. s->regs.dp_gui_master_cntl = data & 0xf800000f;
  770. s->regs.dp_datatype = (data & 0x0f00) >> 8 | (data & 0x30f0) << 4 |
  771. (data & 0x4000) << 16;
  772. s->regs.dp_mix = (data & GMC_ROP3_MASK) | (data & 0x7000000) >> 16;
  773. break;
  774. case DST_WIDTH_X:
  775. s->regs.dst_x = data & 0x3fff;
  776. s->regs.dst_width = (data >> 16) & 0x3fff;
  777. ati_2d_blt(s);
  778. break;
  779. case SRC_X_Y:
  780. s->regs.src_y = data & 0x3fff;
  781. s->regs.src_x = (data >> 16) & 0x3fff;
  782. break;
  783. case DST_X_Y:
  784. s->regs.dst_y = data & 0x3fff;
  785. s->regs.dst_x = (data >> 16) & 0x3fff;
  786. break;
  787. case DST_WIDTH_HEIGHT:
  788. s->regs.dst_height = data & 0x3fff;
  789. s->regs.dst_width = (data >> 16) & 0x3fff;
  790. ati_2d_blt(s);
  791. break;
  792. case DST_HEIGHT_Y:
  793. s->regs.dst_y = data & 0x3fff;
  794. s->regs.dst_height = (data >> 16) & 0x3fff;
  795. break;
  796. case SRC_OFFSET:
  797. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  798. s->regs.src_offset = data & 0xfffffff0;
  799. } else {
  800. s->regs.src_offset = data & 0xfffffc00;
  801. }
  802. break;
  803. case SRC_PITCH:
  804. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  805. s->regs.src_pitch = data & 0x3fff;
  806. s->regs.src_tile = (data >> 16) & 1;
  807. } else {
  808. s->regs.src_pitch = data & 0x3ff0;
  809. }
  810. break;
  811. case DP_BRUSH_BKGD_CLR:
  812. s->regs.dp_brush_bkgd_clr = data;
  813. break;
  814. case DP_BRUSH_FRGD_CLR:
  815. s->regs.dp_brush_frgd_clr = data;
  816. break;
  817. case DP_CNTL:
  818. s->regs.dp_cntl = data;
  819. break;
  820. case DP_DATATYPE:
  821. s->regs.dp_datatype = data & 0xe0070f0f;
  822. break;
  823. case DP_MIX:
  824. s->regs.dp_mix = data & 0x00ff0700;
  825. break;
  826. case DP_WRITE_MASK:
  827. s->regs.dp_write_mask = data;
  828. break;
  829. case DEFAULT_OFFSET:
  830. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  831. s->regs.default_offset = data & 0xfffffff0;
  832. } else {
  833. /* Radeon has DEFAULT_PITCH_OFFSET here like DST_PITCH_OFFSET */
  834. s->regs.default_offset = (data & 0x3fffff) << 10;
  835. s->regs.default_pitch = (data & 0x3fc00000) >> 16;
  836. s->regs.default_tile = data >> 30;
  837. }
  838. break;
  839. case DEFAULT_PITCH:
  840. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  841. s->regs.default_pitch = data & 0x3fff;
  842. s->regs.default_tile = (data >> 16) & 1;
  843. }
  844. break;
  845. case DEFAULT_SC_BOTTOM_RIGHT:
  846. s->regs.default_sc_bottom_right = data & 0x3fff3fff;
  847. break;
  848. default:
  849. break;
  850. }
  851. }
  852. static const MemoryRegionOps ati_mm_ops = {
  853. .read = ati_mm_read,
  854. .write = ati_mm_write,
  855. .endianness = DEVICE_LITTLE_ENDIAN,
  856. };
  857. static void ati_vga_realize(PCIDevice *dev, Error **errp)
  858. {
  859. ATIVGAState *s = ATI_VGA(dev);
  860. VGACommonState *vga = &s->vga;
  861. if (s->model) {
  862. int i;
  863. for (i = 0; i < ARRAY_SIZE(ati_model_aliases); i++) {
  864. if (!strcmp(s->model, ati_model_aliases[i].name)) {
  865. s->dev_id = ati_model_aliases[i].dev_id;
  866. break;
  867. }
  868. }
  869. if (i >= ARRAY_SIZE(ati_model_aliases)) {
  870. warn_report("Unknown ATI VGA model name, "
  871. "using default rage128p");
  872. }
  873. }
  874. if (s->dev_id != PCI_DEVICE_ID_ATI_RAGE128_PF &&
  875. s->dev_id != PCI_DEVICE_ID_ATI_RADEON_QY) {
  876. error_setg(errp, "Unknown ATI VGA device id, "
  877. "only 0x5046 and 0x5159 are supported");
  878. return;
  879. }
  880. pci_set_word(dev->config + PCI_DEVICE_ID, s->dev_id);
  881. if (s->dev_id == PCI_DEVICE_ID_ATI_RADEON_QY &&
  882. s->vga.vram_size_mb < 16) {
  883. warn_report("Too small video memory for device id");
  884. s->vga.vram_size_mb = 16;
  885. }
  886. /* init vga bits */
  887. vga_common_init(vga, OBJECT(s));
  888. vga_init(vga, OBJECT(s), pci_address_space(dev),
  889. pci_address_space_io(dev), true);
  890. vga->con = graphic_console_init(DEVICE(s), 0, s->vga.hw_ops, &s->vga);
  891. if (s->cursor_guest_mode) {
  892. vga->cursor_invalidate = ati_cursor_invalidate;
  893. vga->cursor_draw_line = ati_cursor_draw_line;
  894. }
  895. /* ddc, edid */
  896. I2CBus *i2cbus = i2c_init_bus(DEVICE(s), "ati-vga.ddc");
  897. bitbang_i2c_init(&s->bbi2c, i2cbus);
  898. I2CSlave *i2cddc = I2C_SLAVE(qdev_create(BUS(i2cbus), TYPE_I2CDDC));
  899. i2c_set_slave_address(i2cddc, 0x50);
  900. /* mmio register space */
  901. memory_region_init_io(&s->mm, OBJECT(s), &ati_mm_ops, s,
  902. "ati.mmregs", 0x4000);
  903. /* io space is alias to beginning of mmregs */
  904. memory_region_init_alias(&s->io, OBJECT(s), "ati.io", &s->mm, 0, 0x100);
  905. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
  906. pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io);
  907. pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mm);
  908. /* most interrupts are not yet emulated but MacOS needs at least VBlank */
  909. dev->config[PCI_INTERRUPT_PIN] = 1;
  910. timer_init_ns(&s->vblank_timer, QEMU_CLOCK_VIRTUAL, ati_vga_vblank_irq, s);
  911. }
  912. static void ati_vga_reset(DeviceState *dev)
  913. {
  914. ATIVGAState *s = ATI_VGA(dev);
  915. timer_del(&s->vblank_timer);
  916. ati_vga_update_irq(s);
  917. /* reset vga */
  918. vga_common_reset(&s->vga);
  919. s->mode = VGA_MODE;
  920. }
  921. static void ati_vga_exit(PCIDevice *dev)
  922. {
  923. ATIVGAState *s = ATI_VGA(dev);
  924. timer_del(&s->vblank_timer);
  925. graphic_console_close(s->vga.con);
  926. }
  927. static Property ati_vga_properties[] = {
  928. DEFINE_PROP_UINT32("vgamem_mb", ATIVGAState, vga.vram_size_mb, 16),
  929. DEFINE_PROP_STRING("model", ATIVGAState, model),
  930. DEFINE_PROP_UINT16("x-device-id", ATIVGAState, dev_id,
  931. PCI_DEVICE_ID_ATI_RAGE128_PF),
  932. DEFINE_PROP_BOOL("guest_hwcursor", ATIVGAState, cursor_guest_mode, false),
  933. DEFINE_PROP_END_OF_LIST()
  934. };
  935. static void ati_vga_class_init(ObjectClass *klass, void *data)
  936. {
  937. DeviceClass *dc = DEVICE_CLASS(klass);
  938. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  939. dc->reset = ati_vga_reset;
  940. dc->props = ati_vga_properties;
  941. dc->hotpluggable = false;
  942. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  943. k->class_id = PCI_CLASS_DISPLAY_VGA;
  944. k->vendor_id = PCI_VENDOR_ID_ATI;
  945. k->device_id = PCI_DEVICE_ID_ATI_RAGE128_PF;
  946. k->romfile = "vgabios-ati.bin";
  947. k->realize = ati_vga_realize;
  948. k->exit = ati_vga_exit;
  949. }
  950. static const TypeInfo ati_vga_info = {
  951. .name = TYPE_ATI_VGA,
  952. .parent = TYPE_PCI_DEVICE,
  953. .instance_size = sizeof(ATIVGAState),
  954. .class_init = ati_vga_class_init,
  955. .interfaces = (InterfaceInfo[]) {
  956. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  957. { },
  958. },
  959. };
  960. static void ati_vga_register_types(void)
  961. {
  962. type_register_static(&ati_vga_info);
  963. }
  964. type_init(ati_vga_register_types)