2
0

cs4231.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * QEMU Crystal CS4231 audio chip emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/sysbus.h"
  26. #include "migration/vmstate.h"
  27. #include "qemu/module.h"
  28. #include "trace.h"
  29. /*
  30. * In addition to Crystal CS4231 there is a DMA controller on Sparc.
  31. */
  32. #define CS_SIZE 0x40
  33. #define CS_REGS 16
  34. #define CS_DREGS 32
  35. #define CS_MAXDREG (CS_DREGS - 1)
  36. #define TYPE_CS4231 "SUNW,CS4231"
  37. #define CS4231(obj) \
  38. OBJECT_CHECK(CSState, (obj), TYPE_CS4231)
  39. typedef struct CSState {
  40. SysBusDevice parent_obj;
  41. MemoryRegion iomem;
  42. qemu_irq irq;
  43. uint32_t regs[CS_REGS];
  44. uint8_t dregs[CS_DREGS];
  45. } CSState;
  46. #define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG)
  47. #define CS_VER 0xa0
  48. #define CS_CDC_VER 0x8a
  49. static void cs_reset(DeviceState *d)
  50. {
  51. CSState *s = CS4231(d);
  52. memset(s->regs, 0, CS_REGS * 4);
  53. memset(s->dregs, 0, CS_DREGS);
  54. s->dregs[12] = CS_CDC_VER;
  55. s->dregs[25] = CS_VER;
  56. }
  57. static uint64_t cs_mem_read(void *opaque, hwaddr addr,
  58. unsigned size)
  59. {
  60. CSState *s = opaque;
  61. uint32_t saddr, ret;
  62. saddr = addr >> 2;
  63. switch (saddr) {
  64. case 1:
  65. switch (CS_RAP(s)) {
  66. case 3: // Write only
  67. ret = 0;
  68. break;
  69. default:
  70. ret = s->dregs[CS_RAP(s)];
  71. break;
  72. }
  73. trace_cs4231_mem_readl_dreg(CS_RAP(s), ret);
  74. break;
  75. default:
  76. ret = s->regs[saddr];
  77. trace_cs4231_mem_readl_reg(saddr, ret);
  78. break;
  79. }
  80. return ret;
  81. }
  82. static void cs_mem_write(void *opaque, hwaddr addr,
  83. uint64_t val, unsigned size)
  84. {
  85. CSState *s = opaque;
  86. uint32_t saddr;
  87. saddr = addr >> 2;
  88. trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val);
  89. switch (saddr) {
  90. case 1:
  91. trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val);
  92. switch(CS_RAP(s)) {
  93. case 11:
  94. case 25: // Read only
  95. break;
  96. case 12:
  97. val &= 0x40;
  98. val |= CS_CDC_VER; // Codec version
  99. s->dregs[CS_RAP(s)] = val;
  100. break;
  101. default:
  102. s->dregs[CS_RAP(s)] = val;
  103. break;
  104. }
  105. break;
  106. case 2: // Read only
  107. break;
  108. case 4:
  109. if (val & 1) {
  110. cs_reset(DEVICE(s));
  111. }
  112. val &= 0x7f;
  113. s->regs[saddr] = val;
  114. break;
  115. default:
  116. s->regs[saddr] = val;
  117. break;
  118. }
  119. }
  120. static const MemoryRegionOps cs_mem_ops = {
  121. .read = cs_mem_read,
  122. .write = cs_mem_write,
  123. .endianness = DEVICE_NATIVE_ENDIAN,
  124. };
  125. static const VMStateDescription vmstate_cs4231 = {
  126. .name ="cs4231",
  127. .version_id = 1,
  128. .minimum_version_id = 1,
  129. .fields = (VMStateField[]) {
  130. VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS),
  131. VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS),
  132. VMSTATE_END_OF_LIST()
  133. }
  134. };
  135. static void cs4231_init(Object *obj)
  136. {
  137. CSState *s = CS4231(obj);
  138. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  139. memory_region_init_io(&s->iomem, obj, &cs_mem_ops, s, "cs4321",
  140. CS_SIZE);
  141. sysbus_init_mmio(dev, &s->iomem);
  142. sysbus_init_irq(dev, &s->irq);
  143. }
  144. static Property cs4231_properties[] = {
  145. {.name = NULL},
  146. };
  147. static void cs4231_class_init(ObjectClass *klass, void *data)
  148. {
  149. DeviceClass *dc = DEVICE_CLASS(klass);
  150. dc->reset = cs_reset;
  151. dc->vmsd = &vmstate_cs4231;
  152. dc->props = cs4231_properties;
  153. }
  154. static const TypeInfo cs4231_info = {
  155. .name = TYPE_CS4231,
  156. .parent = TYPE_SYS_BUS_DEVICE,
  157. .instance_size = sizeof(CSState),
  158. .instance_init = cs4231_init,
  159. .class_init = cs4231_class_init,
  160. };
  161. static void cs4231_register_types(void)
  162. {
  163. type_register_static(&cs4231_info);
  164. }
  165. type_init(cs4231_register_types)