2
0

stm32f205_soc.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * STM32F205 SoC
  3. *
  4. * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qapi/error.h"
  26. #include "qemu/module.h"
  27. #include "hw/arm/boot.h"
  28. #include "exec/address-spaces.h"
  29. #include "hw/arm/stm32f205_soc.h"
  30. #include "hw/qdev-properties.h"
  31. #include "sysemu/sysemu.h"
  32. /* At the moment only Timer 2 to 5 are modelled */
  33. static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400,
  34. 0x40000800, 0x40000C00 };
  35. static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400,
  36. 0x40004800, 0x40004C00, 0x40005000, 0x40011400 };
  37. static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100,
  38. 0x40012200 };
  39. static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800,
  40. 0x40003C00 };
  41. static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50};
  42. static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71};
  43. #define ADC_IRQ 18
  44. static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51};
  45. static void stm32f205_soc_initfn(Object *obj)
  46. {
  47. STM32F205State *s = STM32F205_SOC(obj);
  48. int i;
  49. sysbus_init_child_obj(obj, "armv7m", &s->armv7m, sizeof(s->armv7m),
  50. TYPE_ARMV7M);
  51. sysbus_init_child_obj(obj, "syscfg", &s->syscfg, sizeof(s->syscfg),
  52. TYPE_STM32F2XX_SYSCFG);
  53. for (i = 0; i < STM_NUM_USARTS; i++) {
  54. sysbus_init_child_obj(obj, "usart[*]", &s->usart[i],
  55. sizeof(s->usart[i]), TYPE_STM32F2XX_USART);
  56. }
  57. for (i = 0; i < STM_NUM_TIMERS; i++) {
  58. sysbus_init_child_obj(obj, "timer[*]", &s->timer[i],
  59. sizeof(s->timer[i]), TYPE_STM32F2XX_TIMER);
  60. }
  61. s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ));
  62. for (i = 0; i < STM_NUM_ADCS; i++) {
  63. sysbus_init_child_obj(obj, "adc[*]", &s->adc[i], sizeof(s->adc[i]),
  64. TYPE_STM32F2XX_ADC);
  65. }
  66. for (i = 0; i < STM_NUM_SPIS; i++) {
  67. sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]),
  68. TYPE_STM32F2XX_SPI);
  69. }
  70. }
  71. static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
  72. {
  73. STM32F205State *s = STM32F205_SOC(dev_soc);
  74. DeviceState *dev, *armv7m;
  75. SysBusDevice *busdev;
  76. Error *err = NULL;
  77. int i;
  78. MemoryRegion *system_memory = get_system_memory();
  79. MemoryRegion *sram = g_new(MemoryRegion, 1);
  80. MemoryRegion *flash = g_new(MemoryRegion, 1);
  81. MemoryRegion *flash_alias = g_new(MemoryRegion, 1);
  82. memory_region_init_ram(flash, NULL, "STM32F205.flash", FLASH_SIZE,
  83. &error_fatal);
  84. memory_region_init_alias(flash_alias, NULL, "STM32F205.flash.alias",
  85. flash, 0, FLASH_SIZE);
  86. memory_region_set_readonly(flash, true);
  87. memory_region_set_readonly(flash_alias, true);
  88. memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, flash);
  89. memory_region_add_subregion(system_memory, 0, flash_alias);
  90. memory_region_init_ram(sram, NULL, "STM32F205.sram", SRAM_SIZE,
  91. &error_fatal);
  92. memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram);
  93. armv7m = DEVICE(&s->armv7m);
  94. qdev_prop_set_uint32(armv7m, "num-irq", 96);
  95. qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
  96. qdev_prop_set_bit(armv7m, "enable-bitband", true);
  97. object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()),
  98. "memory", &error_abort);
  99. object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err);
  100. if (err != NULL) {
  101. error_propagate(errp, err);
  102. return;
  103. }
  104. /* System configuration controller */
  105. dev = DEVICE(&s->syscfg);
  106. object_property_set_bool(OBJECT(&s->syscfg), true, "realized", &err);
  107. if (err != NULL) {
  108. error_propagate(errp, err);
  109. return;
  110. }
  111. busdev = SYS_BUS_DEVICE(dev);
  112. sysbus_mmio_map(busdev, 0, 0x40013800);
  113. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71));
  114. /* Attach UART (uses USART registers) and USART controllers */
  115. for (i = 0; i < STM_NUM_USARTS; i++) {
  116. dev = DEVICE(&(s->usart[i]));
  117. qdev_prop_set_chr(dev, "chardev", serial_hd(i));
  118. object_property_set_bool(OBJECT(&s->usart[i]), true, "realized", &err);
  119. if (err != NULL) {
  120. error_propagate(errp, err);
  121. return;
  122. }
  123. busdev = SYS_BUS_DEVICE(dev);
  124. sysbus_mmio_map(busdev, 0, usart_addr[i]);
  125. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
  126. }
  127. /* Timer 2 to 5 */
  128. for (i = 0; i < STM_NUM_TIMERS; i++) {
  129. dev = DEVICE(&(s->timer[i]));
  130. qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
  131. object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err);
  132. if (err != NULL) {
  133. error_propagate(errp, err);
  134. return;
  135. }
  136. busdev = SYS_BUS_DEVICE(dev);
  137. sysbus_mmio_map(busdev, 0, timer_addr[i]);
  138. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
  139. }
  140. /* ADC 1 to 3 */
  141. object_property_set_int(OBJECT(s->adc_irqs), STM_NUM_ADCS,
  142. "num-lines", &err);
  143. object_property_set_bool(OBJECT(s->adc_irqs), true, "realized", &err);
  144. if (err != NULL) {
  145. error_propagate(errp, err);
  146. return;
  147. }
  148. qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0,
  149. qdev_get_gpio_in(armv7m, ADC_IRQ));
  150. for (i = 0; i < STM_NUM_ADCS; i++) {
  151. dev = DEVICE(&(s->adc[i]));
  152. object_property_set_bool(OBJECT(&s->adc[i]), true, "realized", &err);
  153. if (err != NULL) {
  154. error_propagate(errp, err);
  155. return;
  156. }
  157. busdev = SYS_BUS_DEVICE(dev);
  158. sysbus_mmio_map(busdev, 0, adc_addr[i]);
  159. sysbus_connect_irq(busdev, 0,
  160. qdev_get_gpio_in(DEVICE(s->adc_irqs), i));
  161. }
  162. /* SPI 1 and 2 */
  163. for (i = 0; i < STM_NUM_SPIS; i++) {
  164. dev = DEVICE(&(s->spi[i]));
  165. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err);
  166. if (err != NULL) {
  167. error_propagate(errp, err);
  168. return;
  169. }
  170. busdev = SYS_BUS_DEVICE(dev);
  171. sysbus_mmio_map(busdev, 0, spi_addr[i]);
  172. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
  173. }
  174. }
  175. static Property stm32f205_soc_properties[] = {
  176. DEFINE_PROP_STRING("cpu-type", STM32F205State, cpu_type),
  177. DEFINE_PROP_END_OF_LIST(),
  178. };
  179. static void stm32f205_soc_class_init(ObjectClass *klass, void *data)
  180. {
  181. DeviceClass *dc = DEVICE_CLASS(klass);
  182. dc->realize = stm32f205_soc_realize;
  183. dc->props = stm32f205_soc_properties;
  184. }
  185. static const TypeInfo stm32f205_soc_info = {
  186. .name = TYPE_STM32F205_SOC,
  187. .parent = TYPE_SYS_BUS_DEVICE,
  188. .instance_size = sizeof(STM32F205State),
  189. .instance_init = stm32f205_soc_initfn,
  190. .class_init = stm32f205_soc_class_init,
  191. };
  192. static void stm32f205_soc_types(void)
  193. {
  194. type_register_static(&stm32f205_soc_info);
  195. }
  196. type_init(stm32f205_soc_types)