nrf51_soc.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Nordic Semiconductor nRF51 SoC
  3. * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf
  4. *
  5. * Copyright 2018 Joel Stanley <joel@jms.id.au>
  6. *
  7. * This code is licensed under the GPL version 2 or later. See
  8. * the COPYING file in the top-level directory.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qapi/error.h"
  12. #include "hw/arm/boot.h"
  13. #include "hw/sysbus.h"
  14. #include "hw/misc/unimp.h"
  15. #include "exec/address-spaces.h"
  16. #include "qemu/log.h"
  17. #include "cpu.h"
  18. #include "hw/arm/nrf51.h"
  19. #include "hw/arm/nrf51_soc.h"
  20. /*
  21. * The size and base is for the NRF51822 part. If other parts
  22. * are supported in the future, add a sub-class of NRF51SoC for
  23. * the specific variants
  24. */
  25. #define NRF51822_FLASH_PAGES 256
  26. #define NRF51822_SRAM_PAGES 16
  27. #define NRF51822_FLASH_SIZE (NRF51822_FLASH_PAGES * NRF51_PAGE_SIZE)
  28. #define NRF51822_SRAM_SIZE (NRF51822_SRAM_PAGES * NRF51_PAGE_SIZE)
  29. #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F)
  30. static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size)
  31. {
  32. qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n",
  33. __func__, addr, size);
  34. return 1;
  35. }
  36. static void clock_write(void *opaque, hwaddr addr, uint64_t data,
  37. unsigned int size)
  38. {
  39. qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n",
  40. __func__, addr, data, size);
  41. }
  42. static const MemoryRegionOps clock_ops = {
  43. .read = clock_read,
  44. .write = clock_write
  45. };
  46. static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp)
  47. {
  48. NRF51State *s = NRF51_SOC(dev_soc);
  49. MemoryRegion *mr;
  50. Error *err = NULL;
  51. uint8_t i = 0;
  52. hwaddr base_addr = 0;
  53. if (!s->board_memory) {
  54. error_setg(errp, "memory property was not set");
  55. return;
  56. }
  57. object_property_set_link(OBJECT(&s->cpu), OBJECT(&s->container), "memory",
  58. &err);
  59. if (err) {
  60. error_propagate(errp, err);
  61. return;
  62. }
  63. object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err);
  64. if (err) {
  65. error_propagate(errp, err);
  66. return;
  67. }
  68. memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1);
  69. memory_region_init_ram(&s->sram, OBJECT(s), "nrf51.sram", s->sram_size,
  70. &err);
  71. if (err) {
  72. error_propagate(errp, err);
  73. return;
  74. }
  75. memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram);
  76. /* UART */
  77. object_property_set_bool(OBJECT(&s->uart), true, "realized", &err);
  78. if (err) {
  79. error_propagate(errp, err);
  80. return;
  81. }
  82. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0);
  83. memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0);
  84. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0,
  85. qdev_get_gpio_in(DEVICE(&s->cpu),
  86. BASE_TO_IRQ(NRF51_UART_BASE)));
  87. /* RNG */
  88. object_property_set_bool(OBJECT(&s->rng), true, "realized", &err);
  89. if (err) {
  90. error_propagate(errp, err);
  91. return;
  92. }
  93. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0);
  94. memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0);
  95. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0,
  96. qdev_get_gpio_in(DEVICE(&s->cpu),
  97. BASE_TO_IRQ(NRF51_RNG_BASE)));
  98. /* UICR, FICR, NVMC, FLASH */
  99. object_property_set_uint(OBJECT(&s->nvm), s->flash_size, "flash-size",
  100. &err);
  101. if (err) {
  102. error_propagate(errp, err);
  103. return;
  104. }
  105. object_property_set_bool(OBJECT(&s->nvm), true, "realized", &err);
  106. if (err) {
  107. error_propagate(errp, err);
  108. return;
  109. }
  110. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 0);
  111. memory_region_add_subregion_overlap(&s->container, NRF51_NVMC_BASE, mr, 0);
  112. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 1);
  113. memory_region_add_subregion_overlap(&s->container, NRF51_FICR_BASE, mr, 0);
  114. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 2);
  115. memory_region_add_subregion_overlap(&s->container, NRF51_UICR_BASE, mr, 0);
  116. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 3);
  117. memory_region_add_subregion_overlap(&s->container, NRF51_FLASH_BASE, mr, 0);
  118. /* GPIO */
  119. object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err);
  120. if (err) {
  121. error_propagate(errp, err);
  122. return;
  123. }
  124. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0);
  125. memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0);
  126. /* Pass all GPIOs to the SOC layer so they are available to the board */
  127. qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL);
  128. /* TIMER */
  129. for (i = 0; i < NRF51_NUM_TIMERS; i++) {
  130. object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err);
  131. if (err) {
  132. error_propagate(errp, err);
  133. return;
  134. }
  135. base_addr = NRF51_TIMER_BASE + i * NRF51_TIMER_SIZE;
  136. sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr);
  137. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0,
  138. qdev_get_gpio_in(DEVICE(&s->cpu),
  139. BASE_TO_IRQ(base_addr)));
  140. }
  141. /* STUB Peripherals */
  142. memory_region_init_io(&s->clock, NULL, &clock_ops, NULL,
  143. "nrf51_soc.clock", 0x1000);
  144. memory_region_add_subregion_overlap(&s->container,
  145. NRF51_IOMEM_BASE, &s->clock, -1);
  146. create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE,
  147. NRF51_IOMEM_SIZE);
  148. create_unimplemented_device("nrf51_soc.private",
  149. NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE);
  150. }
  151. static void nrf51_soc_init(Object *obj)
  152. {
  153. uint8_t i = 0;
  154. NRF51State *s = NRF51_SOC(obj);
  155. memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX);
  156. sysbus_init_child_obj(OBJECT(s), "armv6m", OBJECT(&s->cpu), sizeof(s->cpu),
  157. TYPE_ARMV7M);
  158. qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type",
  159. ARM_CPU_TYPE_NAME("cortex-m0"));
  160. qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32);
  161. sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart),
  162. TYPE_NRF51_UART);
  163. object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev",
  164. &error_abort);
  165. sysbus_init_child_obj(obj, "rng", &s->rng, sizeof(s->rng),
  166. TYPE_NRF51_RNG);
  167. sysbus_init_child_obj(obj, "nvm", &s->nvm, sizeof(s->nvm), TYPE_NRF51_NVM);
  168. sysbus_init_child_obj(obj, "gpio", &s->gpio, sizeof(s->gpio),
  169. TYPE_NRF51_GPIO);
  170. for (i = 0; i < NRF51_NUM_TIMERS; i++) {
  171. sysbus_init_child_obj(obj, "timer[*]", &s->timer[i],
  172. sizeof(s->timer[i]), TYPE_NRF51_TIMER);
  173. }
  174. }
  175. static Property nrf51_soc_properties[] = {
  176. DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION,
  177. MemoryRegion *),
  178. DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE),
  179. DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size,
  180. NRF51822_FLASH_SIZE),
  181. DEFINE_PROP_END_OF_LIST(),
  182. };
  183. static void nrf51_soc_class_init(ObjectClass *klass, void *data)
  184. {
  185. DeviceClass *dc = DEVICE_CLASS(klass);
  186. dc->realize = nrf51_soc_realize;
  187. dc->props = nrf51_soc_properties;
  188. }
  189. static const TypeInfo nrf51_soc_info = {
  190. .name = TYPE_NRF51_SOC,
  191. .parent = TYPE_SYS_BUS_DEVICE,
  192. .instance_size = sizeof(NRF51State),
  193. .instance_init = nrf51_soc_init,
  194. .class_init = nrf51_soc_class_init,
  195. };
  196. static void nrf51_soc_types(void)
  197. {
  198. type_register_static(&nrf51_soc_info);
  199. }
  200. type_init(nrf51_soc_types)