2
0

integratorcp.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * ARM Integrator CP System emulation.
  3. *
  4. * Copyright (c) 2005-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "hw/sysbus.h"
  13. #include "migration/vmstate.h"
  14. #include "hw/boards.h"
  15. #include "hw/arm/boot.h"
  16. #include "hw/misc/arm_integrator_debug.h"
  17. #include "hw/net/smc91c111.h"
  18. #include "net/net.h"
  19. #include "exec/address-spaces.h"
  20. #include "sysemu/runstate.h"
  21. #include "sysemu/sysemu.h"
  22. #include "qemu/error-report.h"
  23. #include "hw/char/pl011.h"
  24. #include "hw/hw.h"
  25. #include "hw/irq.h"
  26. #define TYPE_INTEGRATOR_CM "integrator_core"
  27. #define INTEGRATOR_CM(obj) \
  28. OBJECT_CHECK(IntegratorCMState, (obj), TYPE_INTEGRATOR_CM)
  29. typedef struct IntegratorCMState {
  30. /*< private >*/
  31. SysBusDevice parent_obj;
  32. /*< public >*/
  33. MemoryRegion iomem;
  34. uint32_t memsz;
  35. MemoryRegion flash;
  36. uint32_t cm_osc;
  37. uint32_t cm_ctrl;
  38. uint32_t cm_lock;
  39. uint32_t cm_auxosc;
  40. uint32_t cm_sdram;
  41. uint32_t cm_init;
  42. uint32_t cm_flags;
  43. uint32_t cm_nvflags;
  44. uint32_t cm_refcnt_offset;
  45. uint32_t int_level;
  46. uint32_t irq_enabled;
  47. uint32_t fiq_enabled;
  48. } IntegratorCMState;
  49. static uint8_t integrator_spd[128] = {
  50. 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
  51. 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
  52. };
  53. static const VMStateDescription vmstate_integratorcm = {
  54. .name = "integratorcm",
  55. .version_id = 1,
  56. .minimum_version_id = 1,
  57. .fields = (VMStateField[]) {
  58. VMSTATE_UINT32(cm_osc, IntegratorCMState),
  59. VMSTATE_UINT32(cm_ctrl, IntegratorCMState),
  60. VMSTATE_UINT32(cm_lock, IntegratorCMState),
  61. VMSTATE_UINT32(cm_auxosc, IntegratorCMState),
  62. VMSTATE_UINT32(cm_sdram, IntegratorCMState),
  63. VMSTATE_UINT32(cm_init, IntegratorCMState),
  64. VMSTATE_UINT32(cm_flags, IntegratorCMState),
  65. VMSTATE_UINT32(cm_nvflags, IntegratorCMState),
  66. VMSTATE_UINT32(int_level, IntegratorCMState),
  67. VMSTATE_UINT32(irq_enabled, IntegratorCMState),
  68. VMSTATE_UINT32(fiq_enabled, IntegratorCMState),
  69. VMSTATE_END_OF_LIST()
  70. }
  71. };
  72. static uint64_t integratorcm_read(void *opaque, hwaddr offset,
  73. unsigned size)
  74. {
  75. IntegratorCMState *s = opaque;
  76. if (offset >= 0x100 && offset < 0x200) {
  77. /* CM_SPD */
  78. if (offset >= 0x180)
  79. return 0;
  80. return integrator_spd[offset >> 2];
  81. }
  82. switch (offset >> 2) {
  83. case 0: /* CM_ID */
  84. return 0x411a3001;
  85. case 1: /* CM_PROC */
  86. return 0;
  87. case 2: /* CM_OSC */
  88. return s->cm_osc;
  89. case 3: /* CM_CTRL */
  90. return s->cm_ctrl;
  91. case 4: /* CM_STAT */
  92. return 0x00100000;
  93. case 5: /* CM_LOCK */
  94. if (s->cm_lock == 0xa05f) {
  95. return 0x1a05f;
  96. } else {
  97. return s->cm_lock;
  98. }
  99. case 6: /* CM_LMBUSCNT */
  100. /* ??? High frequency timer. */
  101. hw_error("integratorcm_read: CM_LMBUSCNT");
  102. case 7: /* CM_AUXOSC */
  103. return s->cm_auxosc;
  104. case 8: /* CM_SDRAM */
  105. return s->cm_sdram;
  106. case 9: /* CM_INIT */
  107. return s->cm_init;
  108. case 10: /* CM_REFCNT */
  109. /* This register, CM_REFCNT, provides a 32-bit count value.
  110. * The count increments at the fixed reference clock frequency of 24MHz
  111. * and can be used as a real-time counter.
  112. */
  113. return (uint32_t)muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
  114. 1000) - s->cm_refcnt_offset;
  115. case 12: /* CM_FLAGS */
  116. return s->cm_flags;
  117. case 14: /* CM_NVFLAGS */
  118. return s->cm_nvflags;
  119. case 16: /* CM_IRQ_STAT */
  120. return s->int_level & s->irq_enabled;
  121. case 17: /* CM_IRQ_RSTAT */
  122. return s->int_level;
  123. case 18: /* CM_IRQ_ENSET */
  124. return s->irq_enabled;
  125. case 20: /* CM_SOFT_INTSET */
  126. return s->int_level & 1;
  127. case 24: /* CM_FIQ_STAT */
  128. return s->int_level & s->fiq_enabled;
  129. case 25: /* CM_FIQ_RSTAT */
  130. return s->int_level;
  131. case 26: /* CM_FIQ_ENSET */
  132. return s->fiq_enabled;
  133. case 32: /* CM_VOLTAGE_CTL0 */
  134. case 33: /* CM_VOLTAGE_CTL1 */
  135. case 34: /* CM_VOLTAGE_CTL2 */
  136. case 35: /* CM_VOLTAGE_CTL3 */
  137. /* ??? Voltage control unimplemented. */
  138. return 0;
  139. default:
  140. hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
  141. (int)offset);
  142. return 0;
  143. }
  144. }
  145. static void integratorcm_do_remap(IntegratorCMState *s)
  146. {
  147. /* Sync memory region state with CM_CTRL REMAP bit:
  148. * bit 0 => flash at address 0; bit 1 => RAM
  149. */
  150. memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
  151. }
  152. static void integratorcm_set_ctrl(IntegratorCMState *s, uint32_t value)
  153. {
  154. if (value & 8) {
  155. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  156. }
  157. if ((s->cm_ctrl ^ value) & 1) {
  158. /* (value & 1) != 0 means the green "MISC LED" is lit.
  159. * We don't have any nice place to display LEDs. printf is a bad
  160. * idea because Linux uses the LED as a heartbeat and the output
  161. * will swamp anything else on the terminal.
  162. */
  163. }
  164. /* Note that the RESET bit [3] always reads as zero */
  165. s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
  166. integratorcm_do_remap(s);
  167. }
  168. static void integratorcm_update(IntegratorCMState *s)
  169. {
  170. /* ??? The CPU irq/fiq is raised when either the core module or base PIC
  171. are active. */
  172. if (s->int_level & (s->irq_enabled | s->fiq_enabled))
  173. hw_error("Core module interrupt\n");
  174. }
  175. static void integratorcm_write(void *opaque, hwaddr offset,
  176. uint64_t value, unsigned size)
  177. {
  178. IntegratorCMState *s = opaque;
  179. switch (offset >> 2) {
  180. case 2: /* CM_OSC */
  181. if (s->cm_lock == 0xa05f)
  182. s->cm_osc = value;
  183. break;
  184. case 3: /* CM_CTRL */
  185. integratorcm_set_ctrl(s, value);
  186. break;
  187. case 5: /* CM_LOCK */
  188. s->cm_lock = value & 0xffff;
  189. break;
  190. case 7: /* CM_AUXOSC */
  191. if (s->cm_lock == 0xa05f)
  192. s->cm_auxosc = value;
  193. break;
  194. case 8: /* CM_SDRAM */
  195. s->cm_sdram = value;
  196. break;
  197. case 9: /* CM_INIT */
  198. /* ??? This can change the memory bus frequency. */
  199. s->cm_init = value;
  200. break;
  201. case 12: /* CM_FLAGSS */
  202. s->cm_flags |= value;
  203. break;
  204. case 13: /* CM_FLAGSC */
  205. s->cm_flags &= ~value;
  206. break;
  207. case 14: /* CM_NVFLAGSS */
  208. s->cm_nvflags |= value;
  209. break;
  210. case 15: /* CM_NVFLAGSS */
  211. s->cm_nvflags &= ~value;
  212. break;
  213. case 18: /* CM_IRQ_ENSET */
  214. s->irq_enabled |= value;
  215. integratorcm_update(s);
  216. break;
  217. case 19: /* CM_IRQ_ENCLR */
  218. s->irq_enabled &= ~value;
  219. integratorcm_update(s);
  220. break;
  221. case 20: /* CM_SOFT_INTSET */
  222. s->int_level |= (value & 1);
  223. integratorcm_update(s);
  224. break;
  225. case 21: /* CM_SOFT_INTCLR */
  226. s->int_level &= ~(value & 1);
  227. integratorcm_update(s);
  228. break;
  229. case 26: /* CM_FIQ_ENSET */
  230. s->fiq_enabled |= value;
  231. integratorcm_update(s);
  232. break;
  233. case 27: /* CM_FIQ_ENCLR */
  234. s->fiq_enabled &= ~value;
  235. integratorcm_update(s);
  236. break;
  237. case 32: /* CM_VOLTAGE_CTL0 */
  238. case 33: /* CM_VOLTAGE_CTL1 */
  239. case 34: /* CM_VOLTAGE_CTL2 */
  240. case 35: /* CM_VOLTAGE_CTL3 */
  241. /* ??? Voltage control unimplemented. */
  242. break;
  243. default:
  244. hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
  245. (int)offset);
  246. break;
  247. }
  248. }
  249. /* Integrator/CM control registers. */
  250. static const MemoryRegionOps integratorcm_ops = {
  251. .read = integratorcm_read,
  252. .write = integratorcm_write,
  253. .endianness = DEVICE_NATIVE_ENDIAN,
  254. };
  255. static void integratorcm_init(Object *obj)
  256. {
  257. IntegratorCMState *s = INTEGRATOR_CM(obj);
  258. s->cm_osc = 0x01000048;
  259. /* ??? What should the high bits of this value be? */
  260. s->cm_auxosc = 0x0007feff;
  261. s->cm_sdram = 0x00011122;
  262. memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
  263. s->cm_init = 0x00000112;
  264. s->cm_refcnt_offset = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
  265. 1000);
  266. /* ??? Save/restore. */
  267. }
  268. static void integratorcm_realize(DeviceState *d, Error **errp)
  269. {
  270. IntegratorCMState *s = INTEGRATOR_CM(d);
  271. SysBusDevice *dev = SYS_BUS_DEVICE(d);
  272. Error *local_err = NULL;
  273. memory_region_init_ram(&s->flash, OBJECT(d), "integrator.flash", 0x100000,
  274. &local_err);
  275. if (local_err) {
  276. error_propagate(errp, local_err);
  277. return;
  278. }
  279. memory_region_init_io(&s->iomem, OBJECT(d), &integratorcm_ops, s,
  280. "integratorcm", 0x00800000);
  281. sysbus_init_mmio(dev, &s->iomem);
  282. integratorcm_do_remap(s);
  283. if (s->memsz >= 256) {
  284. integrator_spd[31] = 64;
  285. s->cm_sdram |= 0x10;
  286. } else if (s->memsz >= 128) {
  287. integrator_spd[31] = 32;
  288. s->cm_sdram |= 0x0c;
  289. } else if (s->memsz >= 64) {
  290. integrator_spd[31] = 16;
  291. s->cm_sdram |= 0x08;
  292. } else if (s->memsz >= 32) {
  293. integrator_spd[31] = 4;
  294. s->cm_sdram |= 0x04;
  295. } else {
  296. integrator_spd[31] = 2;
  297. }
  298. }
  299. /* Integrator/CP hardware emulation. */
  300. /* Primary interrupt controller. */
  301. #define TYPE_INTEGRATOR_PIC "integrator_pic"
  302. #define INTEGRATOR_PIC(obj) \
  303. OBJECT_CHECK(icp_pic_state, (obj), TYPE_INTEGRATOR_PIC)
  304. typedef struct icp_pic_state {
  305. /*< private >*/
  306. SysBusDevice parent_obj;
  307. /*< public >*/
  308. MemoryRegion iomem;
  309. uint32_t level;
  310. uint32_t irq_enabled;
  311. uint32_t fiq_enabled;
  312. qemu_irq parent_irq;
  313. qemu_irq parent_fiq;
  314. } icp_pic_state;
  315. static const VMStateDescription vmstate_icp_pic = {
  316. .name = "icp_pic",
  317. .version_id = 1,
  318. .minimum_version_id = 1,
  319. .fields = (VMStateField[]) {
  320. VMSTATE_UINT32(level, icp_pic_state),
  321. VMSTATE_UINT32(irq_enabled, icp_pic_state),
  322. VMSTATE_UINT32(fiq_enabled, icp_pic_state),
  323. VMSTATE_END_OF_LIST()
  324. }
  325. };
  326. static void icp_pic_update(icp_pic_state *s)
  327. {
  328. uint32_t flags;
  329. flags = (s->level & s->irq_enabled);
  330. qemu_set_irq(s->parent_irq, flags != 0);
  331. flags = (s->level & s->fiq_enabled);
  332. qemu_set_irq(s->parent_fiq, flags != 0);
  333. }
  334. static void icp_pic_set_irq(void *opaque, int irq, int level)
  335. {
  336. icp_pic_state *s = (icp_pic_state *)opaque;
  337. if (level)
  338. s->level |= 1 << irq;
  339. else
  340. s->level &= ~(1 << irq);
  341. icp_pic_update(s);
  342. }
  343. static uint64_t icp_pic_read(void *opaque, hwaddr offset,
  344. unsigned size)
  345. {
  346. icp_pic_state *s = (icp_pic_state *)opaque;
  347. switch (offset >> 2) {
  348. case 0: /* IRQ_STATUS */
  349. return s->level & s->irq_enabled;
  350. case 1: /* IRQ_RAWSTAT */
  351. return s->level;
  352. case 2: /* IRQ_ENABLESET */
  353. return s->irq_enabled;
  354. case 4: /* INT_SOFTSET */
  355. return s->level & 1;
  356. case 8: /* FRQ_STATUS */
  357. return s->level & s->fiq_enabled;
  358. case 9: /* FRQ_RAWSTAT */
  359. return s->level;
  360. case 10: /* FRQ_ENABLESET */
  361. return s->fiq_enabled;
  362. case 3: /* IRQ_ENABLECLR */
  363. case 5: /* INT_SOFTCLR */
  364. case 11: /* FRQ_ENABLECLR */
  365. default:
  366. printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
  367. return 0;
  368. }
  369. }
  370. static void icp_pic_write(void *opaque, hwaddr offset,
  371. uint64_t value, unsigned size)
  372. {
  373. icp_pic_state *s = (icp_pic_state *)opaque;
  374. switch (offset >> 2) {
  375. case 2: /* IRQ_ENABLESET */
  376. s->irq_enabled |= value;
  377. break;
  378. case 3: /* IRQ_ENABLECLR */
  379. s->irq_enabled &= ~value;
  380. break;
  381. case 4: /* INT_SOFTSET */
  382. if (value & 1)
  383. icp_pic_set_irq(s, 0, 1);
  384. break;
  385. case 5: /* INT_SOFTCLR */
  386. if (value & 1)
  387. icp_pic_set_irq(s, 0, 0);
  388. break;
  389. case 10: /* FRQ_ENABLESET */
  390. s->fiq_enabled |= value;
  391. break;
  392. case 11: /* FRQ_ENABLECLR */
  393. s->fiq_enabled &= ~value;
  394. break;
  395. case 0: /* IRQ_STATUS */
  396. case 1: /* IRQ_RAWSTAT */
  397. case 8: /* FRQ_STATUS */
  398. case 9: /* FRQ_RAWSTAT */
  399. default:
  400. printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
  401. return;
  402. }
  403. icp_pic_update(s);
  404. }
  405. static const MemoryRegionOps icp_pic_ops = {
  406. .read = icp_pic_read,
  407. .write = icp_pic_write,
  408. .endianness = DEVICE_NATIVE_ENDIAN,
  409. };
  410. static void icp_pic_init(Object *obj)
  411. {
  412. DeviceState *dev = DEVICE(obj);
  413. icp_pic_state *s = INTEGRATOR_PIC(obj);
  414. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  415. qdev_init_gpio_in(dev, icp_pic_set_irq, 32);
  416. sysbus_init_irq(sbd, &s->parent_irq);
  417. sysbus_init_irq(sbd, &s->parent_fiq);
  418. memory_region_init_io(&s->iomem, obj, &icp_pic_ops, s,
  419. "icp-pic", 0x00800000);
  420. sysbus_init_mmio(sbd, &s->iomem);
  421. }
  422. /* CP control registers. */
  423. #define TYPE_ICP_CONTROL_REGS "icp-ctrl-regs"
  424. #define ICP_CONTROL_REGS(obj) \
  425. OBJECT_CHECK(ICPCtrlRegsState, (obj), TYPE_ICP_CONTROL_REGS)
  426. typedef struct ICPCtrlRegsState {
  427. /*< private >*/
  428. SysBusDevice parent_obj;
  429. /*< public >*/
  430. MemoryRegion iomem;
  431. qemu_irq mmc_irq;
  432. uint32_t intreg_state;
  433. } ICPCtrlRegsState;
  434. #define ICP_GPIO_MMC_WPROT "mmc-wprot"
  435. #define ICP_GPIO_MMC_CARDIN "mmc-cardin"
  436. #define ICP_INTREG_WPROT (1 << 0)
  437. #define ICP_INTREG_CARDIN (1 << 3)
  438. static const VMStateDescription vmstate_icp_control = {
  439. .name = "icp_control",
  440. .version_id = 1,
  441. .minimum_version_id = 1,
  442. .fields = (VMStateField[]) {
  443. VMSTATE_UINT32(intreg_state, ICPCtrlRegsState),
  444. VMSTATE_END_OF_LIST()
  445. }
  446. };
  447. static uint64_t icp_control_read(void *opaque, hwaddr offset,
  448. unsigned size)
  449. {
  450. ICPCtrlRegsState *s = opaque;
  451. switch (offset >> 2) {
  452. case 0: /* CP_IDFIELD */
  453. return 0x41034003;
  454. case 1: /* CP_FLASHPROG */
  455. return 0;
  456. case 2: /* CP_INTREG */
  457. return s->intreg_state;
  458. case 3: /* CP_DECODE */
  459. return 0x11;
  460. default:
  461. hw_error("icp_control_read: Bad offset %x\n", (int)offset);
  462. return 0;
  463. }
  464. }
  465. static void icp_control_write(void *opaque, hwaddr offset,
  466. uint64_t value, unsigned size)
  467. {
  468. ICPCtrlRegsState *s = opaque;
  469. switch (offset >> 2) {
  470. case 2: /* CP_INTREG */
  471. s->intreg_state &= ~(value & ICP_INTREG_CARDIN);
  472. qemu_set_irq(s->mmc_irq, !!(s->intreg_state & ICP_INTREG_CARDIN));
  473. break;
  474. case 1: /* CP_FLASHPROG */
  475. case 3: /* CP_DECODE */
  476. /* Nothing interesting implemented yet. */
  477. break;
  478. default:
  479. hw_error("icp_control_write: Bad offset %x\n", (int)offset);
  480. }
  481. }
  482. static const MemoryRegionOps icp_control_ops = {
  483. .read = icp_control_read,
  484. .write = icp_control_write,
  485. .endianness = DEVICE_NATIVE_ENDIAN,
  486. };
  487. static void icp_control_mmc_wprot(void *opaque, int line, int level)
  488. {
  489. ICPCtrlRegsState *s = opaque;
  490. s->intreg_state &= ~ICP_INTREG_WPROT;
  491. if (level) {
  492. s->intreg_state |= ICP_INTREG_WPROT;
  493. }
  494. }
  495. static void icp_control_mmc_cardin(void *opaque, int line, int level)
  496. {
  497. ICPCtrlRegsState *s = opaque;
  498. /* line is released by writing to CP_INTREG */
  499. if (level) {
  500. s->intreg_state |= ICP_INTREG_CARDIN;
  501. qemu_set_irq(s->mmc_irq, 1);
  502. }
  503. }
  504. static void icp_control_init(Object *obj)
  505. {
  506. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  507. ICPCtrlRegsState *s = ICP_CONTROL_REGS(obj);
  508. DeviceState *dev = DEVICE(obj);
  509. memory_region_init_io(&s->iomem, OBJECT(s), &icp_control_ops, s,
  510. "icp_ctrl_regs", 0x00800000);
  511. sysbus_init_mmio(sbd, &s->iomem);
  512. qdev_init_gpio_in_named(dev, icp_control_mmc_wprot, ICP_GPIO_MMC_WPROT, 1);
  513. qdev_init_gpio_in_named(dev, icp_control_mmc_cardin,
  514. ICP_GPIO_MMC_CARDIN, 1);
  515. sysbus_init_irq(sbd, &s->mmc_irq);
  516. }
  517. /* Board init. */
  518. static struct arm_boot_info integrator_binfo = {
  519. .loader_start = 0x0,
  520. .board_id = 0x113,
  521. };
  522. static void integratorcp_init(MachineState *machine)
  523. {
  524. ram_addr_t ram_size = machine->ram_size;
  525. Object *cpuobj;
  526. ARMCPU *cpu;
  527. MemoryRegion *address_space_mem = get_system_memory();
  528. MemoryRegion *ram = g_new(MemoryRegion, 1);
  529. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  530. qemu_irq pic[32];
  531. DeviceState *dev, *sic, *icp;
  532. int i;
  533. cpuobj = object_new(machine->cpu_type);
  534. /* By default ARM1176 CPUs have EL3 enabled. This board does not
  535. * currently support EL3 so the CPU EL3 property is disabled before
  536. * realization.
  537. */
  538. if (object_property_find(cpuobj, "has_el3", NULL)) {
  539. object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
  540. }
  541. object_property_set_bool(cpuobj, true, "realized", &error_fatal);
  542. cpu = ARM_CPU(cpuobj);
  543. memory_region_allocate_system_memory(ram, NULL, "integrator.ram",
  544. ram_size);
  545. /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
  546. /* ??? RAM should repeat to fill physical memory space. */
  547. /* SDRAM at address zero*/
  548. memory_region_add_subregion(address_space_mem, 0, ram);
  549. /* And again at address 0x80000000 */
  550. memory_region_init_alias(ram_alias, NULL, "ram.alias", ram, 0, ram_size);
  551. memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
  552. dev = qdev_create(NULL, TYPE_INTEGRATOR_CM);
  553. qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
  554. qdev_init_nofail(dev);
  555. sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
  556. dev = sysbus_create_varargs(TYPE_INTEGRATOR_PIC, 0x14000000,
  557. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
  558. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
  559. NULL);
  560. for (i = 0; i < 32; i++) {
  561. pic[i] = qdev_get_gpio_in(dev, i);
  562. }
  563. sic = sysbus_create_simple(TYPE_INTEGRATOR_PIC, 0xca000000, pic[26]);
  564. sysbus_create_varargs("integrator_pit", 0x13000000,
  565. pic[5], pic[6], pic[7], NULL);
  566. sysbus_create_simple("pl031", 0x15000000, pic[8]);
  567. pl011_create(0x16000000, pic[1], serial_hd(0));
  568. pl011_create(0x17000000, pic[2], serial_hd(1));
  569. icp = sysbus_create_simple(TYPE_ICP_CONTROL_REGS, 0xcb000000,
  570. qdev_get_gpio_in(sic, 3));
  571. sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
  572. sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
  573. sysbus_create_simple(TYPE_INTEGRATOR_DEBUG, 0x1a000000, 0);
  574. dev = sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
  575. qdev_connect_gpio_out(dev, 0,
  576. qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_WPROT, 0));
  577. qdev_connect_gpio_out(dev, 1,
  578. qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_CARDIN, 0));
  579. if (nd_table[0].used)
  580. smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
  581. sysbus_create_simple("pl110", 0xc0000000, pic[22]);
  582. integrator_binfo.ram_size = ram_size;
  583. arm_load_kernel(cpu, machine, &integrator_binfo);
  584. }
  585. static void integratorcp_machine_init(MachineClass *mc)
  586. {
  587. mc->desc = "ARM Integrator/CP (ARM926EJ-S)";
  588. mc->init = integratorcp_init;
  589. mc->ignore_memory_transaction_failures = true;
  590. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  591. }
  592. DEFINE_MACHINE("integratorcp", integratorcp_machine_init)
  593. static Property core_properties[] = {
  594. DEFINE_PROP_UINT32("memsz", IntegratorCMState, memsz, 0),
  595. DEFINE_PROP_END_OF_LIST(),
  596. };
  597. static void core_class_init(ObjectClass *klass, void *data)
  598. {
  599. DeviceClass *dc = DEVICE_CLASS(klass);
  600. dc->props = core_properties;
  601. dc->realize = integratorcm_realize;
  602. dc->vmsd = &vmstate_integratorcm;
  603. }
  604. static void icp_pic_class_init(ObjectClass *klass, void *data)
  605. {
  606. DeviceClass *dc = DEVICE_CLASS(klass);
  607. dc->vmsd = &vmstate_icp_pic;
  608. }
  609. static void icp_control_class_init(ObjectClass *klass, void *data)
  610. {
  611. DeviceClass *dc = DEVICE_CLASS(klass);
  612. dc->vmsd = &vmstate_icp_control;
  613. }
  614. static const TypeInfo core_info = {
  615. .name = TYPE_INTEGRATOR_CM,
  616. .parent = TYPE_SYS_BUS_DEVICE,
  617. .instance_size = sizeof(IntegratorCMState),
  618. .instance_init = integratorcm_init,
  619. .class_init = core_class_init,
  620. };
  621. static const TypeInfo icp_pic_info = {
  622. .name = TYPE_INTEGRATOR_PIC,
  623. .parent = TYPE_SYS_BUS_DEVICE,
  624. .instance_size = sizeof(icp_pic_state),
  625. .instance_init = icp_pic_init,
  626. .class_init = icp_pic_class_init,
  627. };
  628. static const TypeInfo icp_ctrl_regs_info = {
  629. .name = TYPE_ICP_CONTROL_REGS,
  630. .parent = TYPE_SYS_BUS_DEVICE,
  631. .instance_size = sizeof(ICPCtrlRegsState),
  632. .instance_init = icp_control_init,
  633. .class_init = icp_control_class_init,
  634. };
  635. static void integratorcp_register_types(void)
  636. {
  637. type_register_static(&icp_pic_info);
  638. type_register_static(&core_info);
  639. type_register_static(&icp_ctrl_regs_info);
  640. }
  641. type_init(integratorcp_register_types)