fsl-imx6ul.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX6UL SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx7.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include "qemu/osdep.h"
  19. #include "qapi/error.h"
  20. #include "hw/arm/fsl-imx6ul.h"
  21. #include "hw/misc/unimp.h"
  22. #include "hw/boards.h"
  23. #include "sysemu/sysemu.h"
  24. #include "qemu/error-report.h"
  25. #include "qemu/module.h"
  26. #define NAME_SIZE 20
  27. static void fsl_imx6ul_init(Object *obj)
  28. {
  29. FslIMX6ULState *s = FSL_IMX6UL(obj);
  30. char name[NAME_SIZE];
  31. int i;
  32. object_initialize_child(obj, "cpu0", &s->cpu, sizeof(s->cpu),
  33. ARM_CPU_TYPE_NAME("cortex-a7"), &error_abort, NULL);
  34. /*
  35. * A7MPCORE
  36. */
  37. sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore),
  38. TYPE_A15MPCORE_PRIV);
  39. /*
  40. * CCM
  41. */
  42. sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX6UL_CCM);
  43. /*
  44. * SRC
  45. */
  46. sysbus_init_child_obj(obj, "src", &s->src, sizeof(s->src), TYPE_IMX6_SRC);
  47. /*
  48. * GPCv2
  49. */
  50. sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2),
  51. TYPE_IMX_GPCV2);
  52. /*
  53. * SNVS
  54. */
  55. sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs),
  56. TYPE_IMX7_SNVS);
  57. /*
  58. * GPR
  59. */
  60. sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr),
  61. TYPE_IMX7_GPR);
  62. /*
  63. * GPIOs 1 to 5
  64. */
  65. for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
  66. snprintf(name, NAME_SIZE, "gpio%d", i);
  67. sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]),
  68. TYPE_IMX_GPIO);
  69. }
  70. /*
  71. * GPT 1, 2
  72. */
  73. for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
  74. snprintf(name, NAME_SIZE, "gpt%d", i);
  75. sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]),
  76. TYPE_IMX7_GPT);
  77. }
  78. /*
  79. * EPIT 1, 2
  80. */
  81. for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
  82. snprintf(name, NAME_SIZE, "epit%d", i + 1);
  83. sysbus_init_child_obj(obj, name, &s->epit[i], sizeof(s->epit[i]),
  84. TYPE_IMX_EPIT);
  85. }
  86. /*
  87. * eCSPI
  88. */
  89. for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
  90. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  91. sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]),
  92. TYPE_IMX_SPI);
  93. }
  94. /*
  95. * I2C
  96. */
  97. for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
  98. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  99. sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]),
  100. TYPE_IMX_I2C);
  101. }
  102. /*
  103. * UART
  104. */
  105. for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
  106. snprintf(name, NAME_SIZE, "uart%d", i);
  107. sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]),
  108. TYPE_IMX_SERIAL);
  109. }
  110. /*
  111. * Ethernet
  112. */
  113. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  114. snprintf(name, NAME_SIZE, "eth%d", i);
  115. sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]),
  116. TYPE_IMX_ENET);
  117. }
  118. /*
  119. * SDHCI
  120. */
  121. for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
  122. snprintf(name, NAME_SIZE, "usdhc%d", i);
  123. sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]),
  124. TYPE_IMX_USDHC);
  125. }
  126. /*
  127. * Watchdog
  128. */
  129. for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
  130. snprintf(name, NAME_SIZE, "wdt%d", i);
  131. sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]),
  132. TYPE_IMX2_WDT);
  133. }
  134. }
  135. static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
  136. {
  137. MachineState *ms = MACHINE(qdev_get_machine());
  138. FslIMX6ULState *s = FSL_IMX6UL(dev);
  139. int i;
  140. char name[NAME_SIZE];
  141. SysBusDevice *sbd;
  142. DeviceState *d;
  143. if (ms->smp.cpus > 1) {
  144. error_setg(errp, "%s: Only a single CPU is supported (%d requested)",
  145. TYPE_FSL_IMX6UL, ms->smp.cpus);
  146. return;
  147. }
  148. object_property_set_int(OBJECT(&s->cpu), QEMU_PSCI_CONDUIT_SMC,
  149. "psci-conduit", &error_abort);
  150. object_property_set_bool(OBJECT(&s->cpu), true,
  151. "realized", &error_abort);
  152. /*
  153. * A7MPCORE
  154. */
  155. object_property_set_int(OBJECT(&s->a7mpcore), 1, "num-cpu", &error_abort);
  156. object_property_set_int(OBJECT(&s->a7mpcore),
  157. FSL_IMX6UL_MAX_IRQ + GIC_INTERNAL,
  158. "num-irq", &error_abort);
  159. object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized",
  160. &error_abort);
  161. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX6UL_A7MPCORE_ADDR);
  162. sbd = SYS_BUS_DEVICE(&s->a7mpcore);
  163. d = DEVICE(&s->cpu);
  164. sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(d, ARM_CPU_IRQ));
  165. sysbus_connect_irq(sbd, 1, qdev_get_gpio_in(d, ARM_CPU_FIQ));
  166. sysbus_connect_irq(sbd, 2, qdev_get_gpio_in(d, ARM_CPU_VIRQ));
  167. sysbus_connect_irq(sbd, 3, qdev_get_gpio_in(d, ARM_CPU_VFIQ));
  168. /*
  169. * A7MPCORE DAP
  170. */
  171. create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR,
  172. 0x100000);
  173. /*
  174. * GPT 1, 2
  175. */
  176. for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
  177. static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = {
  178. FSL_IMX6UL_GPT1_ADDR,
  179. FSL_IMX6UL_GPT2_ADDR,
  180. };
  181. static const int FSL_IMX6UL_GPTn_IRQ[FSL_IMX6UL_NUM_GPTS] = {
  182. FSL_IMX6UL_GPT1_IRQ,
  183. FSL_IMX6UL_GPT2_IRQ,
  184. };
  185. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  186. object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized",
  187. &error_abort);
  188. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  189. FSL_IMX6UL_GPTn_ADDR[i]);
  190. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  191. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  192. FSL_IMX6UL_GPTn_IRQ[i]));
  193. }
  194. /*
  195. * EPIT 1, 2
  196. */
  197. for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
  198. static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = {
  199. FSL_IMX6UL_EPIT1_ADDR,
  200. FSL_IMX6UL_EPIT2_ADDR,
  201. };
  202. static const int FSL_IMX6UL_EPITn_IRQ[FSL_IMX6UL_NUM_EPITS] = {
  203. FSL_IMX6UL_EPIT1_IRQ,
  204. FSL_IMX6UL_EPIT2_IRQ,
  205. };
  206. s->epit[i].ccm = IMX_CCM(&s->ccm);
  207. object_property_set_bool(OBJECT(&s->epit[i]), true, "realized",
  208. &error_abort);
  209. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0,
  210. FSL_IMX6UL_EPITn_ADDR[i]);
  211. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  212. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  213. FSL_IMX6UL_EPITn_IRQ[i]));
  214. }
  215. /*
  216. * GPIO
  217. */
  218. for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
  219. static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = {
  220. FSL_IMX6UL_GPIO1_ADDR,
  221. FSL_IMX6UL_GPIO2_ADDR,
  222. FSL_IMX6UL_GPIO3_ADDR,
  223. FSL_IMX6UL_GPIO4_ADDR,
  224. FSL_IMX6UL_GPIO5_ADDR,
  225. };
  226. static const int FSL_IMX6UL_GPIOn_LOW_IRQ[FSL_IMX6UL_NUM_GPIOS] = {
  227. FSL_IMX6UL_GPIO1_LOW_IRQ,
  228. FSL_IMX6UL_GPIO2_LOW_IRQ,
  229. FSL_IMX6UL_GPIO3_LOW_IRQ,
  230. FSL_IMX6UL_GPIO4_LOW_IRQ,
  231. FSL_IMX6UL_GPIO5_LOW_IRQ,
  232. };
  233. static const int FSL_IMX6UL_GPIOn_HIGH_IRQ[FSL_IMX6UL_NUM_GPIOS] = {
  234. FSL_IMX6UL_GPIO1_HIGH_IRQ,
  235. FSL_IMX6UL_GPIO2_HIGH_IRQ,
  236. FSL_IMX6UL_GPIO3_HIGH_IRQ,
  237. FSL_IMX6UL_GPIO4_HIGH_IRQ,
  238. FSL_IMX6UL_GPIO5_HIGH_IRQ,
  239. };
  240. object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized",
  241. &error_abort);
  242. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  243. FSL_IMX6UL_GPIOn_ADDR[i]);
  244. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  245. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  246. FSL_IMX6UL_GPIOn_LOW_IRQ[i]));
  247. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
  248. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  249. FSL_IMX6UL_GPIOn_HIGH_IRQ[i]));
  250. }
  251. /*
  252. * IOMUXC and IOMUXC_GPR
  253. */
  254. for (i = 0; i < 1; i++) {
  255. static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = {
  256. FSL_IMX6UL_IOMUXC_ADDR,
  257. FSL_IMX6UL_IOMUXC_GPR_ADDR,
  258. };
  259. snprintf(name, NAME_SIZE, "iomuxc%d", i);
  260. create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000);
  261. }
  262. /*
  263. * CCM
  264. */
  265. object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort);
  266. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6UL_CCM_ADDR);
  267. /*
  268. * SRC
  269. */
  270. object_property_set_bool(OBJECT(&s->src), true, "realized", &error_abort);
  271. sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6UL_SRC_ADDR);
  272. /*
  273. * GPCv2
  274. */
  275. object_property_set_bool(OBJECT(&s->gpcv2), true,
  276. "realized", &error_abort);
  277. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR);
  278. /* Initialize all ECSPI */
  279. for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
  280. static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = {
  281. FSL_IMX6UL_ECSPI1_ADDR,
  282. FSL_IMX6UL_ECSPI2_ADDR,
  283. FSL_IMX6UL_ECSPI3_ADDR,
  284. FSL_IMX6UL_ECSPI4_ADDR,
  285. };
  286. static const int FSL_IMX6UL_SPIn_IRQ[FSL_IMX6UL_NUM_ECSPIS] = {
  287. FSL_IMX6UL_ECSPI1_IRQ,
  288. FSL_IMX6UL_ECSPI2_IRQ,
  289. FSL_IMX6UL_ECSPI3_IRQ,
  290. FSL_IMX6UL_ECSPI4_IRQ,
  291. };
  292. /* Initialize the SPI */
  293. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
  294. &error_abort);
  295. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  296. FSL_IMX6UL_SPIn_ADDR[i]);
  297. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  298. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  299. FSL_IMX6UL_SPIn_IRQ[i]));
  300. }
  301. /*
  302. * I2C
  303. */
  304. for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
  305. static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = {
  306. FSL_IMX6UL_I2C1_ADDR,
  307. FSL_IMX6UL_I2C2_ADDR,
  308. FSL_IMX6UL_I2C3_ADDR,
  309. FSL_IMX6UL_I2C4_ADDR,
  310. };
  311. static const int FSL_IMX6UL_I2Cn_IRQ[FSL_IMX6UL_NUM_I2CS] = {
  312. FSL_IMX6UL_I2C1_IRQ,
  313. FSL_IMX6UL_I2C2_IRQ,
  314. FSL_IMX6UL_I2C3_IRQ,
  315. FSL_IMX6UL_I2C4_IRQ,
  316. };
  317. object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized",
  318. &error_abort);
  319. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX6UL_I2Cn_ADDR[i]);
  320. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  321. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  322. FSL_IMX6UL_I2Cn_IRQ[i]));
  323. }
  324. /*
  325. * UART
  326. */
  327. for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
  328. static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = {
  329. FSL_IMX6UL_UART1_ADDR,
  330. FSL_IMX6UL_UART2_ADDR,
  331. FSL_IMX6UL_UART3_ADDR,
  332. FSL_IMX6UL_UART4_ADDR,
  333. FSL_IMX6UL_UART5_ADDR,
  334. FSL_IMX6UL_UART6_ADDR,
  335. FSL_IMX6UL_UART7_ADDR,
  336. FSL_IMX6UL_UART8_ADDR,
  337. };
  338. static const int FSL_IMX6UL_UARTn_IRQ[FSL_IMX6UL_NUM_UARTS] = {
  339. FSL_IMX6UL_UART1_IRQ,
  340. FSL_IMX6UL_UART2_IRQ,
  341. FSL_IMX6UL_UART3_IRQ,
  342. FSL_IMX6UL_UART4_IRQ,
  343. FSL_IMX6UL_UART5_IRQ,
  344. FSL_IMX6UL_UART6_IRQ,
  345. FSL_IMX6UL_UART7_IRQ,
  346. FSL_IMX6UL_UART8_IRQ,
  347. };
  348. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  349. object_property_set_bool(OBJECT(&s->uart[i]), true, "realized",
  350. &error_abort);
  351. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0,
  352. FSL_IMX6UL_UARTn_ADDR[i]);
  353. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  354. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  355. FSL_IMX6UL_UARTn_IRQ[i]));
  356. }
  357. /*
  358. * Ethernet
  359. */
  360. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  361. static const hwaddr FSL_IMX6UL_ENETn_ADDR[FSL_IMX6UL_NUM_ETHS] = {
  362. FSL_IMX6UL_ENET1_ADDR,
  363. FSL_IMX6UL_ENET2_ADDR,
  364. };
  365. static const int FSL_IMX6UL_ENETn_IRQ[FSL_IMX6UL_NUM_ETHS] = {
  366. FSL_IMX6UL_ENET1_IRQ,
  367. FSL_IMX6UL_ENET2_IRQ,
  368. };
  369. static const int FSL_IMX6UL_ENETn_TIMER_IRQ[FSL_IMX6UL_NUM_ETHS] = {
  370. FSL_IMX6UL_ENET1_TIMER_IRQ,
  371. FSL_IMX6UL_ENET2_TIMER_IRQ,
  372. };
  373. object_property_set_uint(OBJECT(&s->eth[i]),
  374. FSL_IMX6UL_ETH_NUM_TX_RINGS,
  375. "tx-ring-num", &error_abort);
  376. qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
  377. object_property_set_bool(OBJECT(&s->eth[i]), true, "realized",
  378. &error_abort);
  379. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0,
  380. FSL_IMX6UL_ENETn_ADDR[i]);
  381. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0,
  382. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  383. FSL_IMX6UL_ENETn_IRQ[i]));
  384. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1,
  385. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  386. FSL_IMX6UL_ENETn_TIMER_IRQ[i]));
  387. }
  388. /*
  389. * USDHC
  390. */
  391. for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
  392. static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = {
  393. FSL_IMX6UL_USDHC1_ADDR,
  394. FSL_IMX6UL_USDHC2_ADDR,
  395. };
  396. static const int FSL_IMX6UL_USDHCn_IRQ[FSL_IMX6UL_NUM_USDHCS] = {
  397. FSL_IMX6UL_USDHC1_IRQ,
  398. FSL_IMX6UL_USDHC2_IRQ,
  399. };
  400. object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized",
  401. &error_abort);
  402. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  403. FSL_IMX6UL_USDHCn_ADDR[i]);
  404. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  405. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  406. FSL_IMX6UL_USDHCn_IRQ[i]));
  407. }
  408. /*
  409. * SNVS
  410. */
  411. object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort);
  412. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR);
  413. /*
  414. * Watchdog
  415. */
  416. for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
  417. static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = {
  418. FSL_IMX6UL_WDOG1_ADDR,
  419. FSL_IMX6UL_WDOG2_ADDR,
  420. FSL_IMX6UL_WDOG3_ADDR,
  421. };
  422. object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized",
  423. &error_abort);
  424. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  425. FSL_IMX6UL_WDOGn_ADDR[i]);
  426. }
  427. /*
  428. * GPR
  429. */
  430. object_property_set_bool(OBJECT(&s->gpr), true, "realized",
  431. &error_abort);
  432. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR);
  433. /*
  434. * SDMA
  435. */
  436. create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000);
  437. /*
  438. * APHB_DMA
  439. */
  440. create_unimplemented_device("aphb_dma", FSL_IMX6UL_APBH_DMA_ADDR,
  441. FSL_IMX6UL_APBH_DMA_SIZE);
  442. /*
  443. * ADCs
  444. */
  445. for (i = 0; i < FSL_IMX6UL_NUM_ADCS; i++) {
  446. static const hwaddr FSL_IMX6UL_ADCn_ADDR[FSL_IMX6UL_NUM_ADCS] = {
  447. FSL_IMX6UL_ADC1_ADDR,
  448. FSL_IMX6UL_ADC2_ADDR,
  449. };
  450. snprintf(name, NAME_SIZE, "adc%d", i);
  451. create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000);
  452. }
  453. /*
  454. * LCD
  455. */
  456. create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000);
  457. /*
  458. * ROM memory
  459. */
  460. memory_region_init_rom(&s->rom, NULL, "imx6ul.rom",
  461. FSL_IMX6UL_ROM_SIZE, &error_abort);
  462. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_ROM_ADDR,
  463. &s->rom);
  464. /*
  465. * CAAM memory
  466. */
  467. memory_region_init_rom(&s->caam, NULL, "imx6ul.caam",
  468. FSL_IMX6UL_CAAM_MEM_SIZE, &error_abort);
  469. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_CAAM_MEM_ADDR,
  470. &s->caam);
  471. /*
  472. * OCRAM memory
  473. */
  474. memory_region_init_ram(&s->ocram, NULL, "imx6ul.ocram",
  475. FSL_IMX6UL_OCRAM_MEM_SIZE,
  476. &error_abort);
  477. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_OCRAM_MEM_ADDR,
  478. &s->ocram);
  479. /*
  480. * internal OCRAM (128 KB) is aliased over 512 KB
  481. */
  482. memory_region_init_alias(&s->ocram_alias, NULL, "imx6ul.ocram_alias",
  483. &s->ocram, 0, FSL_IMX6UL_OCRAM_ALIAS_SIZE);
  484. memory_region_add_subregion(get_system_memory(),
  485. FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias);
  486. }
  487. static void fsl_imx6ul_class_init(ObjectClass *oc, void *data)
  488. {
  489. DeviceClass *dc = DEVICE_CLASS(oc);
  490. dc->realize = fsl_imx6ul_realize;
  491. dc->desc = "i.MX6UL SOC";
  492. /* Reason: Uses serial_hds and nd_table in realize() directly */
  493. dc->user_creatable = false;
  494. }
  495. static const TypeInfo fsl_imx6ul_type_info = {
  496. .name = TYPE_FSL_IMX6UL,
  497. .parent = TYPE_DEVICE,
  498. .instance_size = sizeof(FslIMX6ULState),
  499. .instance_init = fsl_imx6ul_init,
  500. .class_init = fsl_imx6ul_class_init,
  501. };
  502. static void fsl_imx6ul_register_types(void)
  503. {
  504. type_register_static(&fsl_imx6ul_type_info);
  505. }
  506. type_init(fsl_imx6ul_register_types)