2
0

fsl-imx31.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Copyright (c) 2013 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX31 SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx31.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "qapi/error.h"
  23. #include "cpu.h"
  24. #include "hw/arm/fsl-imx31.h"
  25. #include "sysemu/sysemu.h"
  26. #include "exec/address-spaces.h"
  27. #include "hw/qdev-properties.h"
  28. #include "chardev/char.h"
  29. static void fsl_imx31_init(Object *obj)
  30. {
  31. FslIMX31State *s = FSL_IMX31(obj);
  32. int i;
  33. object_initialize_child(obj, "cpu", &s->cpu, sizeof(s->cpu),
  34. ARM_CPU_TYPE_NAME("arm1136"),
  35. &error_abort, NULL);
  36. sysbus_init_child_obj(obj, "avic", &s->avic, sizeof(s->avic),
  37. TYPE_IMX_AVIC);
  38. sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX31_CCM);
  39. for (i = 0; i < FSL_IMX31_NUM_UARTS; i++) {
  40. sysbus_init_child_obj(obj, "uart[*]", &s->uart[i], sizeof(s->uart[i]),
  41. TYPE_IMX_SERIAL);
  42. }
  43. sysbus_init_child_obj(obj, "gpt", &s->gpt, sizeof(s->gpt), TYPE_IMX31_GPT);
  44. for (i = 0; i < FSL_IMX31_NUM_EPITS; i++) {
  45. sysbus_init_child_obj(obj, "epit[*]", &s->epit[i], sizeof(s->epit[i]),
  46. TYPE_IMX_EPIT);
  47. }
  48. for (i = 0; i < FSL_IMX31_NUM_I2CS; i++) {
  49. sysbus_init_child_obj(obj, "i2c[*]", &s->i2c[i], sizeof(s->i2c[i]),
  50. TYPE_IMX_I2C);
  51. }
  52. for (i = 0; i < FSL_IMX31_NUM_GPIOS; i++) {
  53. sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]),
  54. TYPE_IMX_GPIO);
  55. }
  56. }
  57. static void fsl_imx31_realize(DeviceState *dev, Error **errp)
  58. {
  59. FslIMX31State *s = FSL_IMX31(dev);
  60. uint16_t i;
  61. Error *err = NULL;
  62. object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err);
  63. if (err) {
  64. error_propagate(errp, err);
  65. return;
  66. }
  67. object_property_set_bool(OBJECT(&s->avic), true, "realized", &err);
  68. if (err) {
  69. error_propagate(errp, err);
  70. return;
  71. }
  72. sysbus_mmio_map(SYS_BUS_DEVICE(&s->avic), 0, FSL_IMX31_AVIC_ADDR);
  73. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 0,
  74. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  75. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 1,
  76. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  77. object_property_set_bool(OBJECT(&s->ccm), true, "realized", &err);
  78. if (err) {
  79. error_propagate(errp, err);
  80. return;
  81. }
  82. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX31_CCM_ADDR);
  83. /* Initialize all UARTS */
  84. for (i = 0; i < FSL_IMX31_NUM_UARTS; i++) {
  85. static const struct {
  86. hwaddr addr;
  87. unsigned int irq;
  88. } serial_table[FSL_IMX31_NUM_UARTS] = {
  89. { FSL_IMX31_UART1_ADDR, FSL_IMX31_UART1_IRQ },
  90. { FSL_IMX31_UART2_ADDR, FSL_IMX31_UART2_IRQ },
  91. };
  92. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  93. object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err);
  94. if (err) {
  95. error_propagate(errp, err);
  96. return;
  97. }
  98. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  99. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  100. qdev_get_gpio_in(DEVICE(&s->avic),
  101. serial_table[i].irq));
  102. }
  103. s->gpt.ccm = IMX_CCM(&s->ccm);
  104. object_property_set_bool(OBJECT(&s->gpt), true, "realized", &err);
  105. if (err) {
  106. error_propagate(errp, err);
  107. return;
  108. }
  109. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt), 0, FSL_IMX31_GPT_ADDR);
  110. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt), 0,
  111. qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX31_GPT_IRQ));
  112. /* Initialize all EPIT timers */
  113. for (i = 0; i < FSL_IMX31_NUM_EPITS; i++) {
  114. static const struct {
  115. hwaddr addr;
  116. unsigned int irq;
  117. } epit_table[FSL_IMX31_NUM_EPITS] = {
  118. { FSL_IMX31_EPIT1_ADDR, FSL_IMX31_EPIT1_IRQ },
  119. { FSL_IMX31_EPIT2_ADDR, FSL_IMX31_EPIT2_IRQ },
  120. };
  121. s->epit[i].ccm = IMX_CCM(&s->ccm);
  122. object_property_set_bool(OBJECT(&s->epit[i]), true, "realized", &err);
  123. if (err) {
  124. error_propagate(errp, err);
  125. return;
  126. }
  127. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  128. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  129. qdev_get_gpio_in(DEVICE(&s->avic),
  130. epit_table[i].irq));
  131. }
  132. /* Initialize all I2C */
  133. for (i = 0; i < FSL_IMX31_NUM_I2CS; i++) {
  134. static const struct {
  135. hwaddr addr;
  136. unsigned int irq;
  137. } i2c_table[FSL_IMX31_NUM_I2CS] = {
  138. { FSL_IMX31_I2C1_ADDR, FSL_IMX31_I2C1_IRQ },
  139. { FSL_IMX31_I2C2_ADDR, FSL_IMX31_I2C2_IRQ },
  140. { FSL_IMX31_I2C3_ADDR, FSL_IMX31_I2C3_IRQ }
  141. };
  142. /* Initialize the I2C */
  143. object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized", &err);
  144. if (err) {
  145. error_propagate(errp, err);
  146. return;
  147. }
  148. /* Map I2C memory */
  149. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  150. /* Connect I2C IRQ to PIC */
  151. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  152. qdev_get_gpio_in(DEVICE(&s->avic),
  153. i2c_table[i].irq));
  154. }
  155. /* Initialize all GPIOs */
  156. for (i = 0; i < FSL_IMX31_NUM_GPIOS; i++) {
  157. static const struct {
  158. hwaddr addr;
  159. unsigned int irq;
  160. } gpio_table[FSL_IMX31_NUM_GPIOS] = {
  161. { FSL_IMX31_GPIO1_ADDR, FSL_IMX31_GPIO1_IRQ },
  162. { FSL_IMX31_GPIO2_ADDR, FSL_IMX31_GPIO2_IRQ },
  163. { FSL_IMX31_GPIO3_ADDR, FSL_IMX31_GPIO3_IRQ }
  164. };
  165. object_property_set_bool(OBJECT(&s->gpio[i]), false, "has-edge-sel",
  166. &error_abort);
  167. object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized", &err);
  168. if (err) {
  169. error_propagate(errp, err);
  170. return;
  171. }
  172. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  173. /* Connect GPIO IRQ to PIC */
  174. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  175. qdev_get_gpio_in(DEVICE(&s->avic),
  176. gpio_table[i].irq));
  177. }
  178. /* On a real system, the first 16k is a `secure boot rom' */
  179. memory_region_init_rom(&s->secure_rom, NULL, "imx31.secure_rom",
  180. FSL_IMX31_SECURE_ROM_SIZE, &err);
  181. if (err) {
  182. error_propagate(errp, err);
  183. return;
  184. }
  185. memory_region_add_subregion(get_system_memory(), FSL_IMX31_SECURE_ROM_ADDR,
  186. &s->secure_rom);
  187. /* There is also a 16k ROM */
  188. memory_region_init_rom(&s->rom, NULL, "imx31.rom",
  189. FSL_IMX31_ROM_SIZE, &err);
  190. if (err) {
  191. error_propagate(errp, err);
  192. return;
  193. }
  194. memory_region_add_subregion(get_system_memory(), FSL_IMX31_ROM_ADDR,
  195. &s->rom);
  196. /* initialize internal RAM (16 KB) */
  197. memory_region_init_ram(&s->iram, NULL, "imx31.iram", FSL_IMX31_IRAM_SIZE,
  198. &err);
  199. if (err) {
  200. error_propagate(errp, err);
  201. return;
  202. }
  203. memory_region_add_subregion(get_system_memory(), FSL_IMX31_IRAM_ADDR,
  204. &s->iram);
  205. /* internal RAM (16 KB) is aliased over 256 MB - 16 KB */
  206. memory_region_init_alias(&s->iram_alias, NULL, "imx31.iram_alias",
  207. &s->iram, 0, FSL_IMX31_IRAM_ALIAS_SIZE);
  208. memory_region_add_subregion(get_system_memory(), FSL_IMX31_IRAM_ALIAS_ADDR,
  209. &s->iram_alias);
  210. }
  211. static void fsl_imx31_class_init(ObjectClass *oc, void *data)
  212. {
  213. DeviceClass *dc = DEVICE_CLASS(oc);
  214. dc->realize = fsl_imx31_realize;
  215. dc->desc = "i.MX31 SOC";
  216. /*
  217. * Reason: uses serial_hds in realize and the kzm board does not
  218. * support multiple CPUs
  219. */
  220. dc->user_creatable = false;
  221. }
  222. static const TypeInfo fsl_imx31_type_info = {
  223. .name = TYPE_FSL_IMX31,
  224. .parent = TYPE_DEVICE,
  225. .instance_size = sizeof(FslIMX31State),
  226. .instance_init = fsl_imx31_init,
  227. .class_init = fsl_imx31_class_init,
  228. };
  229. static void fsl_imx31_register_types(void)
  230. {
  231. type_register_static(&fsl_imx31_type_info);
  232. }
  233. type_init(fsl_imx31_register_types)