aspeed_ast2600.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * ASPEED SoC 2600 family
  3. *
  4. * Copyright (c) 2016-2019, IBM Corporation.
  5. *
  6. * This code is licensed under the GPL version 2 or later. See
  7. * the COPYING file in the top-level directory.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "exec/address-spaces.h"
  13. #include "hw/misc/unimp.h"
  14. #include "hw/arm/aspeed_soc.h"
  15. #include "hw/char/serial.h"
  16. #include "qemu/log.h"
  17. #include "qemu/module.h"
  18. #include "qemu/error-report.h"
  19. #include "hw/i2c/aspeed_i2c.h"
  20. #include "net/net.h"
  21. #include "sysemu/sysemu.h"
  22. #define ASPEED_SOC_IOMEM_SIZE 0x00200000
  23. static const hwaddr aspeed_soc_ast2600_memmap[] = {
  24. [ASPEED_SRAM] = 0x10000000,
  25. /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */
  26. [ASPEED_IOMEM] = 0x1E600000,
  27. [ASPEED_PWM] = 0x1E610000,
  28. [ASPEED_FMC] = 0x1E620000,
  29. [ASPEED_SPI1] = 0x1E630000,
  30. [ASPEED_SPI2] = 0x1E641000,
  31. [ASPEED_MII1] = 0x1E650000,
  32. [ASPEED_MII2] = 0x1E650008,
  33. [ASPEED_MII3] = 0x1E650010,
  34. [ASPEED_MII4] = 0x1E650018,
  35. [ASPEED_ETH1] = 0x1E660000,
  36. [ASPEED_ETH3] = 0x1E670000,
  37. [ASPEED_ETH2] = 0x1E680000,
  38. [ASPEED_ETH4] = 0x1E690000,
  39. [ASPEED_VIC] = 0x1E6C0000,
  40. [ASPEED_SDMC] = 0x1E6E0000,
  41. [ASPEED_SCU] = 0x1E6E2000,
  42. [ASPEED_XDMA] = 0x1E6E7000,
  43. [ASPEED_ADC] = 0x1E6E9000,
  44. [ASPEED_VIDEO] = 0x1E700000,
  45. [ASPEED_SDHCI] = 0x1E740000,
  46. [ASPEED_GPIO] = 0x1E780000,
  47. [ASPEED_GPIO_1_8V] = 0x1E780800,
  48. [ASPEED_RTC] = 0x1E781000,
  49. [ASPEED_TIMER1] = 0x1E782000,
  50. [ASPEED_WDT] = 0x1E785000,
  51. [ASPEED_LPC] = 0x1E789000,
  52. [ASPEED_IBT] = 0x1E789140,
  53. [ASPEED_I2C] = 0x1E78A000,
  54. [ASPEED_UART1] = 0x1E783000,
  55. [ASPEED_UART5] = 0x1E784000,
  56. [ASPEED_VUART] = 0x1E787000,
  57. [ASPEED_SDRAM] = 0x80000000,
  58. };
  59. #define ASPEED_A7MPCORE_ADDR 0x40460000
  60. #define ASPEED_SOC_AST2600_MAX_IRQ 128
  61. static const int aspeed_soc_ast2600_irqmap[] = {
  62. [ASPEED_UART1] = 47,
  63. [ASPEED_UART2] = 48,
  64. [ASPEED_UART3] = 49,
  65. [ASPEED_UART4] = 50,
  66. [ASPEED_UART5] = 8,
  67. [ASPEED_VUART] = 8,
  68. [ASPEED_FMC] = 39,
  69. [ASPEED_SDMC] = 0,
  70. [ASPEED_SCU] = 12,
  71. [ASPEED_ADC] = 78,
  72. [ASPEED_XDMA] = 6,
  73. [ASPEED_SDHCI] = 43,
  74. [ASPEED_GPIO] = 40,
  75. [ASPEED_GPIO_1_8V] = 11,
  76. [ASPEED_RTC] = 13,
  77. [ASPEED_TIMER1] = 16,
  78. [ASPEED_TIMER2] = 17,
  79. [ASPEED_TIMER3] = 18,
  80. [ASPEED_TIMER4] = 19,
  81. [ASPEED_TIMER5] = 20,
  82. [ASPEED_TIMER6] = 21,
  83. [ASPEED_TIMER7] = 22,
  84. [ASPEED_TIMER8] = 23,
  85. [ASPEED_WDT] = 24,
  86. [ASPEED_PWM] = 44,
  87. [ASPEED_LPC] = 35,
  88. [ASPEED_IBT] = 35, /* LPC */
  89. [ASPEED_I2C] = 110, /* 110 -> 125 */
  90. [ASPEED_ETH1] = 2,
  91. [ASPEED_ETH2] = 3,
  92. [ASPEED_ETH3] = 32,
  93. [ASPEED_ETH4] = 33,
  94. };
  95. static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
  96. {
  97. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  98. return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]);
  99. }
  100. static void aspeed_soc_ast2600_init(Object *obj)
  101. {
  102. AspeedSoCState *s = ASPEED_SOC(obj);
  103. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  104. int i;
  105. char socname[8];
  106. char typename[64];
  107. if (sscanf(sc->name, "%7s", socname) != 1) {
  108. g_assert_not_reached();
  109. }
  110. for (i = 0; i < sc->num_cpus; i++) {
  111. object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]),
  112. sizeof(s->cpu[i]), sc->cpu_type,
  113. &error_abort, NULL);
  114. }
  115. snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
  116. sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu),
  117. typename);
  118. qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
  119. sc->silicon_rev);
  120. object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
  121. "hw-strap1", &error_abort);
  122. object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
  123. "hw-strap2", &error_abort);
  124. object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
  125. "hw-prot-key", &error_abort);
  126. sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore,
  127. sizeof(s->a7mpcore), TYPE_A15MPCORE_PRIV);
  128. sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc),
  129. TYPE_ASPEED_RTC);
  130. snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
  131. sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl),
  132. sizeof(s->timerctrl), typename);
  133. object_property_add_const_link(OBJECT(&s->timerctrl), "scu",
  134. OBJECT(&s->scu), &error_abort);
  135. snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
  136. sysbus_init_child_obj(obj, "i2c", OBJECT(&s->i2c), sizeof(s->i2c),
  137. typename);
  138. snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
  139. sysbus_init_child_obj(obj, "fmc", OBJECT(&s->fmc), sizeof(s->fmc),
  140. typename);
  141. object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs",
  142. &error_abort);
  143. object_property_add_alias(obj, "dram", OBJECT(&s->fmc), "dram",
  144. &error_abort);
  145. for (i = 0; i < sc->spis_num; i++) {
  146. snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
  147. sysbus_init_child_obj(obj, "spi[*]", OBJECT(&s->spi[i]),
  148. sizeof(s->spi[i]), typename);
  149. }
  150. snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
  151. sysbus_init_child_obj(obj, "sdmc", OBJECT(&s->sdmc), sizeof(s->sdmc),
  152. typename);
  153. object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
  154. "ram-size", &error_abort);
  155. object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
  156. "max-ram-size", &error_abort);
  157. for (i = 0; i < sc->wdts_num; i++) {
  158. snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
  159. sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]),
  160. sizeof(s->wdt[i]), typename);
  161. object_property_add_const_link(OBJECT(&s->wdt[i]), "scu",
  162. OBJECT(&s->scu), &error_abort);
  163. }
  164. for (i = 0; i < sc->macs_num; i++) {
  165. sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]),
  166. sizeof(s->ftgmac100[i]), TYPE_FTGMAC100);
  167. sysbus_init_child_obj(obj, "mii[*]", &s->mii[i], sizeof(s->mii[i]),
  168. TYPE_ASPEED_MII);
  169. object_property_add_const_link(OBJECT(&s->mii[i]), "nic",
  170. OBJECT(&s->ftgmac100[i]),
  171. &error_abort);
  172. }
  173. sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma),
  174. TYPE_ASPEED_XDMA);
  175. snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
  176. sysbus_init_child_obj(obj, "gpio", OBJECT(&s->gpio), sizeof(s->gpio),
  177. typename);
  178. snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname);
  179. sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v),
  180. sizeof(s->gpio_1_8v), typename);
  181. sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
  182. TYPE_ASPEED_SDHCI);
  183. /* Init sd card slot class here so that they're under the correct parent */
  184. for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
  185. sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
  186. sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI);
  187. }
  188. }
  189. /*
  190. * ASPEED ast2600 has 0xf as cluster ID
  191. *
  192. * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0388e/CIHEBGFG.html
  193. */
  194. static uint64_t aspeed_calc_affinity(int cpu)
  195. {
  196. return (0xf << ARM_AFF1_SHIFT) | cpu;
  197. }
  198. static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
  199. {
  200. int i;
  201. AspeedSoCState *s = ASPEED_SOC(dev);
  202. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  203. Error *err = NULL, *local_err = NULL;
  204. qemu_irq irq;
  205. /* IO space */
  206. create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
  207. ASPEED_SOC_IOMEM_SIZE);
  208. /* Video engine stub */
  209. create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO],
  210. 0x1000);
  211. if (s->num_cpus > sc->num_cpus) {
  212. warn_report("%s: invalid number of CPUs %d, using default %d",
  213. sc->name, s->num_cpus, sc->num_cpus);
  214. s->num_cpus = sc->num_cpus;
  215. }
  216. /* CPU */
  217. for (i = 0; i < s->num_cpus; i++) {
  218. object_property_set_int(OBJECT(&s->cpu[i]), QEMU_PSCI_CONDUIT_SMC,
  219. "psci-conduit", &error_abort);
  220. if (s->num_cpus > 1) {
  221. object_property_set_int(OBJECT(&s->cpu[i]),
  222. ASPEED_A7MPCORE_ADDR,
  223. "reset-cbar", &error_abort);
  224. }
  225. object_property_set_int(OBJECT(&s->cpu[i]), aspeed_calc_affinity(i),
  226. "mp-affinity", &error_abort);
  227. /*
  228. * TODO: the secondary CPUs are started and a boot helper
  229. * is needed when using -kernel
  230. */
  231. object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err);
  232. if (err) {
  233. error_propagate(errp, err);
  234. return;
  235. }
  236. }
  237. /* A7MPCORE */
  238. object_property_set_int(OBJECT(&s->a7mpcore), s->num_cpus, "num-cpu",
  239. &error_abort);
  240. object_property_set_int(OBJECT(&s->a7mpcore),
  241. ASPEED_SOC_AST2600_MAX_IRQ + GIC_INTERNAL,
  242. "num-irq", &error_abort);
  243. object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized",
  244. &error_abort);
  245. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR);
  246. for (i = 0; i < s->num_cpus; i++) {
  247. SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
  248. DeviceState *d = DEVICE(qemu_get_cpu(i));
  249. irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
  250. sysbus_connect_irq(sbd, i, irq);
  251. irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
  252. sysbus_connect_irq(sbd, i + s->num_cpus, irq);
  253. irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
  254. sysbus_connect_irq(sbd, i + 2 * s->num_cpus, irq);
  255. irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
  256. sysbus_connect_irq(sbd, i + 3 * s->num_cpus, irq);
  257. }
  258. /* SRAM */
  259. memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
  260. sc->sram_size, &err);
  261. if (err) {
  262. error_propagate(errp, err);
  263. return;
  264. }
  265. memory_region_add_subregion(get_system_memory(),
  266. sc->memmap[ASPEED_SRAM], &s->sram);
  267. /* SCU */
  268. object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
  269. if (err) {
  270. error_propagate(errp, err);
  271. return;
  272. }
  273. sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]);
  274. /* RTC */
  275. object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err);
  276. if (err) {
  277. error_propagate(errp, err);
  278. return;
  279. }
  280. sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]);
  281. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
  282. aspeed_soc_get_irq(s, ASPEED_RTC));
  283. /* Timer */
  284. object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err);
  285. if (err) {
  286. error_propagate(errp, err);
  287. return;
  288. }
  289. sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
  290. sc->memmap[ASPEED_TIMER1]);
  291. for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
  292. qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i);
  293. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
  294. }
  295. /* UART - attach an 8250 to the IO space as our UART5 */
  296. if (serial_hd(0)) {
  297. qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5);
  298. serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2,
  299. uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
  300. }
  301. /* I2C */
  302. object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err);
  303. if (err) {
  304. error_propagate(errp, err);
  305. return;
  306. }
  307. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]);
  308. for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
  309. qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  310. sc->irqmap[ASPEED_I2C] + i);
  311. /*
  312. * The AST2600 SoC has one IRQ per I2C bus. Skip the common
  313. * IRQ (AST2400 and AST2500) and connect all bussses.
  314. */
  315. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), i + 1, irq);
  316. }
  317. /* FMC, The number of CS is set at the board level */
  318. object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM],
  319. "sdram-base", &err);
  320. if (err) {
  321. error_propagate(errp, err);
  322. return;
  323. }
  324. object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err);
  325. if (err) {
  326. error_propagate(errp, err);
  327. return;
  328. }
  329. sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]);
  330. sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
  331. s->fmc.ctrl->flash_window_base);
  332. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
  333. aspeed_soc_get_irq(s, ASPEED_FMC));
  334. /* SPI */
  335. for (i = 0; i < sc->spis_num; i++) {
  336. object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err);
  337. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
  338. &local_err);
  339. error_propagate(&err, local_err);
  340. if (err) {
  341. error_propagate(errp, err);
  342. return;
  343. }
  344. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  345. sc->memmap[ASPEED_SPI1 + i]);
  346. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
  347. s->spi[i].ctrl->flash_window_base);
  348. }
  349. /* SDMC - SDRAM Memory Controller */
  350. object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err);
  351. if (err) {
  352. error_propagate(errp, err);
  353. return;
  354. }
  355. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]);
  356. /* Watch dog */
  357. for (i = 0; i < sc->wdts_num; i++) {
  358. AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
  359. object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err);
  360. if (err) {
  361. error_propagate(errp, err);
  362. return;
  363. }
  364. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  365. sc->memmap[ASPEED_WDT] + i * awc->offset);
  366. }
  367. /* Net */
  368. for (i = 0; i < nb_nics && i < sc->macs_num; i++) {
  369. qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]);
  370. object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed",
  371. &err);
  372. object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "realized",
  373. &local_err);
  374. error_propagate(&err, local_err);
  375. if (err) {
  376. error_propagate(errp, err);
  377. return;
  378. }
  379. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  380. sc->memmap[ASPEED_ETH1 + i]);
  381. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
  382. aspeed_soc_get_irq(s, ASPEED_ETH1 + i));
  383. object_property_set_bool(OBJECT(&s->mii[i]), true, "realized",
  384. &err);
  385. if (err) {
  386. error_propagate(errp, err);
  387. return;
  388. }
  389. sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0,
  390. sc->memmap[ASPEED_MII1 + i]);
  391. }
  392. /* XDMA */
  393. object_property_set_bool(OBJECT(&s->xdma), true, "realized", &err);
  394. if (err) {
  395. error_propagate(errp, err);
  396. return;
  397. }
  398. sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0,
  399. sc->memmap[ASPEED_XDMA]);
  400. sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
  401. aspeed_soc_get_irq(s, ASPEED_XDMA));
  402. /* GPIO */
  403. object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err);
  404. if (err) {
  405. error_propagate(errp, err);
  406. return;
  407. }
  408. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]);
  409. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
  410. aspeed_soc_get_irq(s, ASPEED_GPIO));
  411. object_property_set_bool(OBJECT(&s->gpio_1_8v), true, "realized", &err);
  412. if (err) {
  413. error_propagate(errp, err);
  414. return;
  415. }
  416. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
  417. sc->memmap[ASPEED_GPIO_1_8V]);
  418. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
  419. aspeed_soc_get_irq(s, ASPEED_GPIO_1_8V));
  420. /* SDHCI */
  421. object_property_set_bool(OBJECT(&s->sdhci), true, "realized", &err);
  422. if (err) {
  423. error_propagate(errp, err);
  424. return;
  425. }
  426. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
  427. sc->memmap[ASPEED_SDHCI]);
  428. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
  429. aspeed_soc_get_irq(s, ASPEED_SDHCI));
  430. }
  431. static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
  432. {
  433. DeviceClass *dc = DEVICE_CLASS(oc);
  434. AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
  435. dc->realize = aspeed_soc_ast2600_realize;
  436. sc->name = "ast2600-a0";
  437. sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7");
  438. sc->silicon_rev = AST2600_A0_SILICON_REV;
  439. sc->sram_size = 0x10000;
  440. sc->spis_num = 2;
  441. sc->wdts_num = 4;
  442. sc->macs_num = 4;
  443. sc->irqmap = aspeed_soc_ast2600_irqmap;
  444. sc->memmap = aspeed_soc_ast2600_memmap;
  445. sc->num_cpus = 2;
  446. }
  447. static const TypeInfo aspeed_soc_ast2600_type_info = {
  448. .name = "ast2600-a0",
  449. .parent = TYPE_ASPEED_SOC,
  450. .instance_size = sizeof(AspeedSoCState),
  451. .instance_init = aspeed_soc_ast2600_init,
  452. .class_init = aspeed_soc_ast2600_class_init,
  453. .class_size = sizeof(AspeedSoCClass),
  454. };
  455. static void aspeed_soc_register_types(void)
  456. {
  457. type_register_static(&aspeed_soc_ast2600_type_info);
  458. };
  459. type_init(aspeed_soc_register_types)