2
0

tco.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * QEMU ICH9 TCO emulation
  3. *
  4. * Copyright (c) 2015 Paulo Alcantara <pcacjr@zytor.com>
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  7. * See the COPYING file in the top-level directory.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "sysemu/watchdog.h"
  11. #include "hw/i386/ich9.h"
  12. #include "migration/vmstate.h"
  13. #include "hw/acpi/tco.h"
  14. #include "trace.h"
  15. //#define DEBUG
  16. #ifdef DEBUG
  17. #define TCO_DEBUG(fmt, ...) \
  18. do { \
  19. fprintf(stderr, "%s "fmt, __func__, ## __VA_ARGS__); \
  20. } while (0)
  21. #else
  22. #define TCO_DEBUG(fmt, ...) do { } while (0)
  23. #endif
  24. enum {
  25. TCO_RLD_DEFAULT = 0x0000,
  26. TCO_DAT_IN_DEFAULT = 0x00,
  27. TCO_DAT_OUT_DEFAULT = 0x00,
  28. TCO1_STS_DEFAULT = 0x0000,
  29. TCO2_STS_DEFAULT = 0x0000,
  30. TCO1_CNT_DEFAULT = 0x0000,
  31. TCO2_CNT_DEFAULT = 0x0008,
  32. TCO_MESSAGE1_DEFAULT = 0x00,
  33. TCO_MESSAGE2_DEFAULT = 0x00,
  34. TCO_WDCNT_DEFAULT = 0x00,
  35. TCO_TMR_DEFAULT = 0x0004,
  36. SW_IRQ_GEN_DEFAULT = 0x03,
  37. };
  38. static inline void tco_timer_reload(TCOIORegs *tr)
  39. {
  40. int ticks = tr->tco.tmr & TCO_TMR_MASK;
  41. int64_t nsec = (int64_t)ticks * TCO_TICK_NSEC;
  42. trace_tco_timer_reload(ticks, nsec / 1000000);
  43. tr->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + nsec;
  44. timer_mod(tr->tco_timer, tr->expire_time);
  45. }
  46. static inline void tco_timer_stop(TCOIORegs *tr)
  47. {
  48. tr->expire_time = -1;
  49. timer_del(tr->tco_timer);
  50. }
  51. static void tco_timer_expired(void *opaque)
  52. {
  53. TCOIORegs *tr = opaque;
  54. ICH9LPCPMRegs *pm = container_of(tr, ICH9LPCPMRegs, tco_regs);
  55. ICH9LPCState *lpc = container_of(pm, ICH9LPCState, pm);
  56. uint32_t gcs = pci_get_long(lpc->chip_config + ICH9_CC_GCS);
  57. trace_tco_timer_expired(tr->timeouts_no,
  58. lpc->pin_strap.spkr_hi,
  59. !!(gcs & ICH9_CC_GCS_NO_REBOOT));
  60. tr->tco.rld = 0;
  61. tr->tco.sts1 |= TCO_TIMEOUT;
  62. if (++tr->timeouts_no == 2) {
  63. tr->tco.sts2 |= TCO_SECOND_TO_STS;
  64. tr->tco.sts2 |= TCO_BOOT_STS;
  65. tr->timeouts_no = 0;
  66. if (!lpc->pin_strap.spkr_hi && !(gcs & ICH9_CC_GCS_NO_REBOOT)) {
  67. watchdog_perform_action();
  68. tco_timer_stop(tr);
  69. return;
  70. }
  71. }
  72. if (pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN) {
  73. ich9_generate_smi();
  74. }
  75. tr->tco.rld = tr->tco.tmr;
  76. tco_timer_reload(tr);
  77. }
  78. /* NOTE: values of 0 or 1 will be ignored by ICH */
  79. static inline int can_start_tco_timer(TCOIORegs *tr)
  80. {
  81. return !(tr->tco.cnt1 & TCO_TMR_HLT) && tr->tco.tmr > 1;
  82. }
  83. static uint32_t tco_ioport_readw(TCOIORegs *tr, uint32_t addr)
  84. {
  85. uint16_t rld;
  86. switch (addr) {
  87. case TCO_RLD:
  88. if (tr->expire_time != -1) {
  89. int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  90. int64_t elapsed = (tr->expire_time - now) / TCO_TICK_NSEC;
  91. rld = (uint16_t)elapsed | (tr->tco.rld & ~TCO_RLD_MASK);
  92. } else {
  93. rld = tr->tco.rld;
  94. }
  95. return rld;
  96. case TCO_DAT_IN:
  97. return tr->tco.din;
  98. case TCO_DAT_OUT:
  99. return tr->tco.dout;
  100. case TCO1_STS:
  101. return tr->tco.sts1;
  102. case TCO2_STS:
  103. return tr->tco.sts2;
  104. case TCO1_CNT:
  105. return tr->tco.cnt1;
  106. case TCO2_CNT:
  107. return tr->tco.cnt2;
  108. case TCO_MESSAGE1:
  109. return tr->tco.msg1;
  110. case TCO_MESSAGE2:
  111. return tr->tco.msg2;
  112. case TCO_WDCNT:
  113. return tr->tco.wdcnt;
  114. case TCO_TMR:
  115. return tr->tco.tmr;
  116. case SW_IRQ_GEN:
  117. return tr->sw_irq_gen;
  118. }
  119. return 0;
  120. }
  121. static void tco_ioport_writew(TCOIORegs *tr, uint32_t addr, uint32_t val)
  122. {
  123. switch (addr) {
  124. case TCO_RLD:
  125. tr->timeouts_no = 0;
  126. if (can_start_tco_timer(tr)) {
  127. tr->tco.rld = tr->tco.tmr;
  128. tco_timer_reload(tr);
  129. } else {
  130. tr->tco.rld = val;
  131. }
  132. break;
  133. case TCO_DAT_IN:
  134. tr->tco.din = val;
  135. tr->tco.sts1 |= SW_TCO_SMI;
  136. ich9_generate_smi();
  137. break;
  138. case TCO_DAT_OUT:
  139. tr->tco.dout = val;
  140. tr->tco.sts1 |= TCO_INT_STS;
  141. /* TODO: cause an interrupt, as selected by the TCO_INT_SEL bits */
  142. break;
  143. case TCO1_STS:
  144. tr->tco.sts1 = val & TCO1_STS_MASK;
  145. break;
  146. case TCO2_STS:
  147. tr->tco.sts2 = val & TCO2_STS_MASK;
  148. break;
  149. case TCO1_CNT:
  150. val &= TCO1_CNT_MASK;
  151. /*
  152. * once TCO_LOCK bit is set, it can not be cleared by software. a reset
  153. * is required to change this bit from 1 to 0 -- it defaults to 0.
  154. */
  155. tr->tco.cnt1 = val | (tr->tco.cnt1 & TCO_LOCK);
  156. if (can_start_tco_timer(tr)) {
  157. tr->tco.rld = tr->tco.tmr;
  158. tco_timer_reload(tr);
  159. } else {
  160. tco_timer_stop(tr);
  161. }
  162. break;
  163. case TCO2_CNT:
  164. tr->tco.cnt2 = val;
  165. break;
  166. case TCO_MESSAGE1:
  167. tr->tco.msg1 = val;
  168. break;
  169. case TCO_MESSAGE2:
  170. tr->tco.msg2 = val;
  171. break;
  172. case TCO_WDCNT:
  173. tr->tco.wdcnt = val;
  174. break;
  175. case TCO_TMR:
  176. tr->tco.tmr = val;
  177. break;
  178. case SW_IRQ_GEN:
  179. tr->sw_irq_gen = val;
  180. break;
  181. }
  182. }
  183. static uint64_t tco_io_readw(void *opaque, hwaddr addr, unsigned width)
  184. {
  185. TCOIORegs *tr = opaque;
  186. return tco_ioport_readw(tr, addr);
  187. }
  188. static void tco_io_writew(void *opaque, hwaddr addr, uint64_t val,
  189. unsigned width)
  190. {
  191. TCOIORegs *tr = opaque;
  192. tco_ioport_writew(tr, addr, val);
  193. }
  194. static const MemoryRegionOps tco_io_ops = {
  195. .read = tco_io_readw,
  196. .write = tco_io_writew,
  197. .valid.min_access_size = 1,
  198. .valid.max_access_size = 4,
  199. .impl.min_access_size = 1,
  200. .impl.max_access_size = 2,
  201. .endianness = DEVICE_LITTLE_ENDIAN,
  202. };
  203. void acpi_pm_tco_init(TCOIORegs *tr, MemoryRegion *parent)
  204. {
  205. *tr = (TCOIORegs) {
  206. .tco = {
  207. .rld = TCO_RLD_DEFAULT,
  208. .din = TCO_DAT_IN_DEFAULT,
  209. .dout = TCO_DAT_OUT_DEFAULT,
  210. .sts1 = TCO1_STS_DEFAULT,
  211. .sts2 = TCO2_STS_DEFAULT,
  212. .cnt1 = TCO1_CNT_DEFAULT,
  213. .cnt2 = TCO2_CNT_DEFAULT,
  214. .msg1 = TCO_MESSAGE1_DEFAULT,
  215. .msg2 = TCO_MESSAGE2_DEFAULT,
  216. .wdcnt = TCO_WDCNT_DEFAULT,
  217. .tmr = TCO_TMR_DEFAULT,
  218. },
  219. .sw_irq_gen = SW_IRQ_GEN_DEFAULT,
  220. .tco_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, tco_timer_expired, tr),
  221. .expire_time = -1,
  222. .timeouts_no = 0,
  223. };
  224. memory_region_init_io(&tr->io, memory_region_owner(parent),
  225. &tco_io_ops, tr, "sm-tco", ICH9_PMIO_TCO_LEN);
  226. memory_region_add_subregion(parent, ICH9_PMIO_TCO_RLD, &tr->io);
  227. }
  228. const VMStateDescription vmstate_tco_io_sts = {
  229. .name = "tco io device status",
  230. .version_id = 1,
  231. .minimum_version_id = 1,
  232. .minimum_version_id_old = 1,
  233. .fields = (VMStateField[]) {
  234. VMSTATE_UINT16(tco.rld, TCOIORegs),
  235. VMSTATE_UINT8(tco.din, TCOIORegs),
  236. VMSTATE_UINT8(tco.dout, TCOIORegs),
  237. VMSTATE_UINT16(tco.sts1, TCOIORegs),
  238. VMSTATE_UINT16(tco.sts2, TCOIORegs),
  239. VMSTATE_UINT16(tco.cnt1, TCOIORegs),
  240. VMSTATE_UINT16(tco.cnt2, TCOIORegs),
  241. VMSTATE_UINT8(tco.msg1, TCOIORegs),
  242. VMSTATE_UINT8(tco.msg2, TCOIORegs),
  243. VMSTATE_UINT8(tco.wdcnt, TCOIORegs),
  244. VMSTATE_UINT16(tco.tmr, TCOIORegs),
  245. VMSTATE_UINT8(sw_irq_gen, TCOIORegs),
  246. VMSTATE_TIMER_PTR(tco_timer, TCOIORegs),
  247. VMSTATE_INT64(expire_time, TCOIORegs),
  248. VMSTATE_UINT8(timeouts_no, TCOIORegs),
  249. VMSTATE_END_OF_LIST()
  250. }
  251. };