hcd-musb.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553
  1. /*
  2. * "Inventra" High-speed Dual-Role Controller (MUSB-HDRC), Mentor Graphics,
  3. * USB2.0 OTG compliant core used in various chips.
  4. *
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 or
  11. * (at your option) version 3 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. *
  21. * Only host-mode and non-DMA accesses are currently supported.
  22. */
  23. #include "qemu/osdep.h"
  24. #include "qemu/timer.h"
  25. #include "hw/usb.h"
  26. #include "hw/usb/hcd-musb.h"
  27. #include "hw/irq.h"
  28. #include "hw/hw.h"
  29. /* Common USB registers */
  30. #define MUSB_HDRC_FADDR 0x00 /* 8-bit */
  31. #define MUSB_HDRC_POWER 0x01 /* 8-bit */
  32. #define MUSB_HDRC_INTRTX 0x02 /* 16-bit */
  33. #define MUSB_HDRC_INTRRX 0x04
  34. #define MUSB_HDRC_INTRTXE 0x06
  35. #define MUSB_HDRC_INTRRXE 0x08
  36. #define MUSB_HDRC_INTRUSB 0x0a /* 8 bit */
  37. #define MUSB_HDRC_INTRUSBE 0x0b /* 8 bit */
  38. #define MUSB_HDRC_FRAME 0x0c /* 16-bit */
  39. #define MUSB_HDRC_INDEX 0x0e /* 8 bit */
  40. #define MUSB_HDRC_TESTMODE 0x0f /* 8 bit */
  41. /* Per-EP registers in indexed mode */
  42. #define MUSB_HDRC_EP_IDX 0x10 /* 8-bit */
  43. /* EP FIFOs */
  44. #define MUSB_HDRC_FIFO 0x20
  45. /* Additional Control Registers */
  46. #define MUSB_HDRC_DEVCTL 0x60 /* 8 bit */
  47. /* These are indexed */
  48. #define MUSB_HDRC_TXFIFOSZ 0x62 /* 8 bit (see masks) */
  49. #define MUSB_HDRC_RXFIFOSZ 0x63 /* 8 bit (see masks) */
  50. #define MUSB_HDRC_TXFIFOADDR 0x64 /* 16 bit offset shifted right 3 */
  51. #define MUSB_HDRC_RXFIFOADDR 0x66 /* 16 bit offset shifted right 3 */
  52. /* Some more registers */
  53. #define MUSB_HDRC_VCTRL 0x68 /* 8 bit */
  54. #define MUSB_HDRC_HWVERS 0x6c /* 8 bit */
  55. /* Added in HDRC 1.9(?) & MHDRC 1.4 */
  56. /* ULPI pass-through */
  57. #define MUSB_HDRC_ULPI_VBUSCTL 0x70
  58. #define MUSB_HDRC_ULPI_REGDATA 0x74
  59. #define MUSB_HDRC_ULPI_REGADDR 0x75
  60. #define MUSB_HDRC_ULPI_REGCTL 0x76
  61. /* Extended config & PHY control */
  62. #define MUSB_HDRC_ENDCOUNT 0x78 /* 8 bit */
  63. #define MUSB_HDRC_DMARAMCFG 0x79 /* 8 bit */
  64. #define MUSB_HDRC_PHYWAIT 0x7a /* 8 bit */
  65. #define MUSB_HDRC_PHYVPLEN 0x7b /* 8 bit */
  66. #define MUSB_HDRC_HS_EOF1 0x7c /* 8 bit, units of 546.1 us */
  67. #define MUSB_HDRC_FS_EOF1 0x7d /* 8 bit, units of 533.3 ns */
  68. #define MUSB_HDRC_LS_EOF1 0x7e /* 8 bit, units of 1.067 us */
  69. /* Per-EP BUSCTL registers */
  70. #define MUSB_HDRC_BUSCTL 0x80
  71. /* Per-EP registers in flat mode */
  72. #define MUSB_HDRC_EP 0x100
  73. /* offsets to registers in flat model */
  74. #define MUSB_HDRC_TXMAXP 0x00 /* 16 bit apparently */
  75. #define MUSB_HDRC_TXCSR 0x02 /* 16 bit apparently */
  76. #define MUSB_HDRC_CSR0 MUSB_HDRC_TXCSR /* re-used for EP0 */
  77. #define MUSB_HDRC_RXMAXP 0x04 /* 16 bit apparently */
  78. #define MUSB_HDRC_RXCSR 0x06 /* 16 bit apparently */
  79. #define MUSB_HDRC_RXCOUNT 0x08 /* 16 bit apparently */
  80. #define MUSB_HDRC_COUNT0 MUSB_HDRC_RXCOUNT /* re-used for EP0 */
  81. #define MUSB_HDRC_TXTYPE 0x0a /* 8 bit apparently */
  82. #define MUSB_HDRC_TYPE0 MUSB_HDRC_TXTYPE /* re-used for EP0 */
  83. #define MUSB_HDRC_TXINTERVAL 0x0b /* 8 bit apparently */
  84. #define MUSB_HDRC_NAKLIMIT0 MUSB_HDRC_TXINTERVAL /* re-used for EP0 */
  85. #define MUSB_HDRC_RXTYPE 0x0c /* 8 bit apparently */
  86. #define MUSB_HDRC_RXINTERVAL 0x0d /* 8 bit apparently */
  87. #define MUSB_HDRC_FIFOSIZE 0x0f /* 8 bit apparently */
  88. #define MUSB_HDRC_CONFIGDATA MGC_O_HDRC_FIFOSIZE /* re-used for EP0 */
  89. /* "Bus control" registers */
  90. #define MUSB_HDRC_TXFUNCADDR 0x00
  91. #define MUSB_HDRC_TXHUBADDR 0x02
  92. #define MUSB_HDRC_TXHUBPORT 0x03
  93. #define MUSB_HDRC_RXFUNCADDR 0x04
  94. #define MUSB_HDRC_RXHUBADDR 0x06
  95. #define MUSB_HDRC_RXHUBPORT 0x07
  96. /*
  97. * MUSBHDRC Register bit masks
  98. */
  99. /* POWER */
  100. #define MGC_M_POWER_ISOUPDATE 0x80
  101. #define MGC_M_POWER_SOFTCONN 0x40
  102. #define MGC_M_POWER_HSENAB 0x20
  103. #define MGC_M_POWER_HSMODE 0x10
  104. #define MGC_M_POWER_RESET 0x08
  105. #define MGC_M_POWER_RESUME 0x04
  106. #define MGC_M_POWER_SUSPENDM 0x02
  107. #define MGC_M_POWER_ENSUSPEND 0x01
  108. /* INTRUSB */
  109. #define MGC_M_INTR_SUSPEND 0x01
  110. #define MGC_M_INTR_RESUME 0x02
  111. #define MGC_M_INTR_RESET 0x04
  112. #define MGC_M_INTR_BABBLE 0x04
  113. #define MGC_M_INTR_SOF 0x08
  114. #define MGC_M_INTR_CONNECT 0x10
  115. #define MGC_M_INTR_DISCONNECT 0x20
  116. #define MGC_M_INTR_SESSREQ 0x40
  117. #define MGC_M_INTR_VBUSERROR 0x80 /* FOR SESSION END */
  118. #define MGC_M_INTR_EP0 0x01 /* FOR EP0 INTERRUPT */
  119. /* DEVCTL */
  120. #define MGC_M_DEVCTL_BDEVICE 0x80
  121. #define MGC_M_DEVCTL_FSDEV 0x40
  122. #define MGC_M_DEVCTL_LSDEV 0x20
  123. #define MGC_M_DEVCTL_VBUS 0x18
  124. #define MGC_S_DEVCTL_VBUS 3
  125. #define MGC_M_DEVCTL_HM 0x04
  126. #define MGC_M_DEVCTL_HR 0x02
  127. #define MGC_M_DEVCTL_SESSION 0x01
  128. /* TESTMODE */
  129. #define MGC_M_TEST_FORCE_HOST 0x80
  130. #define MGC_M_TEST_FIFO_ACCESS 0x40
  131. #define MGC_M_TEST_FORCE_FS 0x20
  132. #define MGC_M_TEST_FORCE_HS 0x10
  133. #define MGC_M_TEST_PACKET 0x08
  134. #define MGC_M_TEST_K 0x04
  135. #define MGC_M_TEST_J 0x02
  136. #define MGC_M_TEST_SE0_NAK 0x01
  137. /* CSR0 */
  138. #define MGC_M_CSR0_FLUSHFIFO 0x0100
  139. #define MGC_M_CSR0_TXPKTRDY 0x0002
  140. #define MGC_M_CSR0_RXPKTRDY 0x0001
  141. /* CSR0 in Peripheral mode */
  142. #define MGC_M_CSR0_P_SVDSETUPEND 0x0080
  143. #define MGC_M_CSR0_P_SVDRXPKTRDY 0x0040
  144. #define MGC_M_CSR0_P_SENDSTALL 0x0020
  145. #define MGC_M_CSR0_P_SETUPEND 0x0010
  146. #define MGC_M_CSR0_P_DATAEND 0x0008
  147. #define MGC_M_CSR0_P_SENTSTALL 0x0004
  148. /* CSR0 in Host mode */
  149. #define MGC_M_CSR0_H_NO_PING 0x0800
  150. #define MGC_M_CSR0_H_WR_DATATOGGLE 0x0400 /* set to allow setting: */
  151. #define MGC_M_CSR0_H_DATATOGGLE 0x0200 /* data toggle control */
  152. #define MGC_M_CSR0_H_NAKTIMEOUT 0x0080
  153. #define MGC_M_CSR0_H_STATUSPKT 0x0040
  154. #define MGC_M_CSR0_H_REQPKT 0x0020
  155. #define MGC_M_CSR0_H_ERROR 0x0010
  156. #define MGC_M_CSR0_H_SETUPPKT 0x0008
  157. #define MGC_M_CSR0_H_RXSTALL 0x0004
  158. /* CONFIGDATA */
  159. #define MGC_M_CONFIGDATA_MPRXE 0x80 /* auto bulk pkt combining */
  160. #define MGC_M_CONFIGDATA_MPTXE 0x40 /* auto bulk pkt splitting */
  161. #define MGC_M_CONFIGDATA_BIGENDIAN 0x20
  162. #define MGC_M_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  163. #define MGC_M_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  164. #define MGC_M_CONFIGDATA_DYNFIFO 0x04 /* dynamic FIFO sizing */
  165. #define MGC_M_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  166. #define MGC_M_CONFIGDATA_UTMIDW 0x01 /* Width, 0 => 8b, 1 => 16b */
  167. /* TXCSR in Peripheral and Host mode */
  168. #define MGC_M_TXCSR_AUTOSET 0x8000
  169. #define MGC_M_TXCSR_ISO 0x4000
  170. #define MGC_M_TXCSR_MODE 0x2000
  171. #define MGC_M_TXCSR_DMAENAB 0x1000
  172. #define MGC_M_TXCSR_FRCDATATOG 0x0800
  173. #define MGC_M_TXCSR_DMAMODE 0x0400
  174. #define MGC_M_TXCSR_CLRDATATOG 0x0040
  175. #define MGC_M_TXCSR_FLUSHFIFO 0x0008
  176. #define MGC_M_TXCSR_FIFONOTEMPTY 0x0002
  177. #define MGC_M_TXCSR_TXPKTRDY 0x0001
  178. /* TXCSR in Peripheral mode */
  179. #define MGC_M_TXCSR_P_INCOMPTX 0x0080
  180. #define MGC_M_TXCSR_P_SENTSTALL 0x0020
  181. #define MGC_M_TXCSR_P_SENDSTALL 0x0010
  182. #define MGC_M_TXCSR_P_UNDERRUN 0x0004
  183. /* TXCSR in Host mode */
  184. #define MGC_M_TXCSR_H_WR_DATATOGGLE 0x0200
  185. #define MGC_M_TXCSR_H_DATATOGGLE 0x0100
  186. #define MGC_M_TXCSR_H_NAKTIMEOUT 0x0080
  187. #define MGC_M_TXCSR_H_RXSTALL 0x0020
  188. #define MGC_M_TXCSR_H_ERROR 0x0004
  189. /* RXCSR in Peripheral and Host mode */
  190. #define MGC_M_RXCSR_AUTOCLEAR 0x8000
  191. #define MGC_M_RXCSR_DMAENAB 0x2000
  192. #define MGC_M_RXCSR_DISNYET 0x1000
  193. #define MGC_M_RXCSR_DMAMODE 0x0800
  194. #define MGC_M_RXCSR_INCOMPRX 0x0100
  195. #define MGC_M_RXCSR_CLRDATATOG 0x0080
  196. #define MGC_M_RXCSR_FLUSHFIFO 0x0010
  197. #define MGC_M_RXCSR_DATAERROR 0x0008
  198. #define MGC_M_RXCSR_FIFOFULL 0x0002
  199. #define MGC_M_RXCSR_RXPKTRDY 0x0001
  200. /* RXCSR in Peripheral mode */
  201. #define MGC_M_RXCSR_P_ISO 0x4000
  202. #define MGC_M_RXCSR_P_SENTSTALL 0x0040
  203. #define MGC_M_RXCSR_P_SENDSTALL 0x0020
  204. #define MGC_M_RXCSR_P_OVERRUN 0x0004
  205. /* RXCSR in Host mode */
  206. #define MGC_M_RXCSR_H_AUTOREQ 0x4000
  207. #define MGC_M_RXCSR_H_WR_DATATOGGLE 0x0400
  208. #define MGC_M_RXCSR_H_DATATOGGLE 0x0200
  209. #define MGC_M_RXCSR_H_RXSTALL 0x0040
  210. #define MGC_M_RXCSR_H_REQPKT 0x0020
  211. #define MGC_M_RXCSR_H_ERROR 0x0004
  212. /* HUBADDR */
  213. #define MGC_M_HUBADDR_MULTI_TT 0x80
  214. /* ULPI: Added in HDRC 1.9(?) & MHDRC 1.4 */
  215. #define MGC_M_ULPI_VBCTL_USEEXTVBUSIND 0x02
  216. #define MGC_M_ULPI_VBCTL_USEEXTVBUS 0x01
  217. #define MGC_M_ULPI_REGCTL_INT_ENABLE 0x08
  218. #define MGC_M_ULPI_REGCTL_READNOTWRITE 0x04
  219. #define MGC_M_ULPI_REGCTL_COMPLETE 0x02
  220. #define MGC_M_ULPI_REGCTL_REG 0x01
  221. /* #define MUSB_DEBUG */
  222. #ifdef MUSB_DEBUG
  223. #define TRACE(fmt, ...) fprintf(stderr, "%s@%d: " fmt "\n", __func__, \
  224. __LINE__, ##__VA_ARGS__)
  225. #else
  226. #define TRACE(...)
  227. #endif
  228. static void musb_attach(USBPort *port);
  229. static void musb_detach(USBPort *port);
  230. static void musb_child_detach(USBPort *port, USBDevice *child);
  231. static void musb_schedule_cb(USBPort *port, USBPacket *p);
  232. static void musb_async_cancel_device(MUSBState *s, USBDevice *dev);
  233. static USBPortOps musb_port_ops = {
  234. .attach = musb_attach,
  235. .detach = musb_detach,
  236. .child_detach = musb_child_detach,
  237. .complete = musb_schedule_cb,
  238. };
  239. static USBBusOps musb_bus_ops = {
  240. };
  241. typedef struct MUSBPacket MUSBPacket;
  242. typedef struct MUSBEndPoint MUSBEndPoint;
  243. struct MUSBPacket {
  244. USBPacket p;
  245. MUSBEndPoint *ep;
  246. int dir;
  247. };
  248. struct MUSBEndPoint {
  249. uint16_t faddr[2];
  250. uint8_t haddr[2];
  251. uint8_t hport[2];
  252. uint16_t csr[2];
  253. uint16_t maxp[2];
  254. uint16_t rxcount;
  255. uint8_t type[2];
  256. uint8_t interval[2];
  257. uint8_t config;
  258. uint8_t fifosize;
  259. int timeout[2]; /* Always in microframes */
  260. uint8_t *buf[2];
  261. int fifolen[2];
  262. int fifostart[2];
  263. int fifoaddr[2];
  264. MUSBPacket packey[2];
  265. int status[2];
  266. int ext_size[2];
  267. /* For callbacks' use */
  268. int epnum;
  269. int interrupt[2];
  270. MUSBState *musb;
  271. USBCallback *delayed_cb[2];
  272. QEMUTimer *intv_timer[2];
  273. };
  274. struct MUSBState {
  275. qemu_irq irqs[musb_irq_max];
  276. USBBus bus;
  277. USBPort port;
  278. int idx;
  279. uint8_t devctl;
  280. uint8_t power;
  281. uint8_t faddr;
  282. uint8_t intr;
  283. uint8_t mask;
  284. uint16_t tx_intr;
  285. uint16_t tx_mask;
  286. uint16_t rx_intr;
  287. uint16_t rx_mask;
  288. int setup_len;
  289. int session;
  290. uint8_t buf[0x8000];
  291. /* Duplicating the world since 2008!... probably we should have 32
  292. * logical, single endpoints instead. */
  293. MUSBEndPoint ep[16];
  294. };
  295. void musb_reset(MUSBState *s)
  296. {
  297. int i;
  298. s->faddr = 0x00;
  299. s->devctl = 0;
  300. s->power = MGC_M_POWER_HSENAB;
  301. s->tx_intr = 0x0000;
  302. s->rx_intr = 0x0000;
  303. s->tx_mask = 0xffff;
  304. s->rx_mask = 0xffff;
  305. s->intr = 0x00;
  306. s->mask = 0x06;
  307. s->idx = 0;
  308. s->setup_len = 0;
  309. s->session = 0;
  310. memset(s->buf, 0, sizeof(s->buf));
  311. /* TODO: _DW */
  312. s->ep[0].config = MGC_M_CONFIGDATA_SOFTCONE | MGC_M_CONFIGDATA_DYNFIFO;
  313. for (i = 0; i < 16; i ++) {
  314. s->ep[i].fifosize = 64;
  315. s->ep[i].maxp[0] = 0x40;
  316. s->ep[i].maxp[1] = 0x40;
  317. s->ep[i].musb = s;
  318. s->ep[i].epnum = i;
  319. usb_packet_init(&s->ep[i].packey[0].p);
  320. usb_packet_init(&s->ep[i].packey[1].p);
  321. }
  322. }
  323. struct MUSBState *musb_init(DeviceState *parent_device, int gpio_base)
  324. {
  325. MUSBState *s = g_malloc0(sizeof(*s));
  326. int i;
  327. for (i = 0; i < musb_irq_max; i++) {
  328. s->irqs[i] = qdev_get_gpio_in(parent_device, gpio_base + i);
  329. }
  330. musb_reset(s);
  331. usb_bus_new(&s->bus, sizeof(s->bus), &musb_bus_ops, parent_device);
  332. usb_register_port(&s->bus, &s->port, s, 0, &musb_port_ops,
  333. USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
  334. return s;
  335. }
  336. static void musb_vbus_set(MUSBState *s, int level)
  337. {
  338. if (level)
  339. s->devctl |= 3 << MGC_S_DEVCTL_VBUS;
  340. else
  341. s->devctl &= ~MGC_M_DEVCTL_VBUS;
  342. qemu_set_irq(s->irqs[musb_set_vbus], level);
  343. }
  344. static void musb_intr_set(MUSBState *s, int line, int level)
  345. {
  346. if (!level) {
  347. s->intr &= ~(1 << line);
  348. qemu_irq_lower(s->irqs[line]);
  349. } else if (s->mask & (1 << line)) {
  350. s->intr |= 1 << line;
  351. qemu_irq_raise(s->irqs[line]);
  352. }
  353. }
  354. static void musb_tx_intr_set(MUSBState *s, int line, int level)
  355. {
  356. if (!level) {
  357. s->tx_intr &= ~(1 << line);
  358. if (!s->tx_intr)
  359. qemu_irq_lower(s->irqs[musb_irq_tx]);
  360. } else if (s->tx_mask & (1 << line)) {
  361. s->tx_intr |= 1 << line;
  362. qemu_irq_raise(s->irqs[musb_irq_tx]);
  363. }
  364. }
  365. static void musb_rx_intr_set(MUSBState *s, int line, int level)
  366. {
  367. if (line) {
  368. if (!level) {
  369. s->rx_intr &= ~(1 << line);
  370. if (!s->rx_intr)
  371. qemu_irq_lower(s->irqs[musb_irq_rx]);
  372. } else if (s->rx_mask & (1 << line)) {
  373. s->rx_intr |= 1 << line;
  374. qemu_irq_raise(s->irqs[musb_irq_rx]);
  375. }
  376. } else
  377. musb_tx_intr_set(s, line, level);
  378. }
  379. uint32_t musb_core_intr_get(MUSBState *s)
  380. {
  381. return (s->rx_intr << 15) | s->tx_intr;
  382. }
  383. void musb_core_intr_clear(MUSBState *s, uint32_t mask)
  384. {
  385. if (s->rx_intr) {
  386. s->rx_intr &= mask >> 15;
  387. if (!s->rx_intr)
  388. qemu_irq_lower(s->irqs[musb_irq_rx]);
  389. }
  390. if (s->tx_intr) {
  391. s->tx_intr &= mask & 0xffff;
  392. if (!s->tx_intr)
  393. qemu_irq_lower(s->irqs[musb_irq_tx]);
  394. }
  395. }
  396. void musb_set_size(MUSBState *s, int epnum, int size, int is_tx)
  397. {
  398. s->ep[epnum].ext_size[!is_tx] = size;
  399. s->ep[epnum].fifostart[0] = 0;
  400. s->ep[epnum].fifostart[1] = 0;
  401. s->ep[epnum].fifolen[0] = 0;
  402. s->ep[epnum].fifolen[1] = 0;
  403. }
  404. static void musb_session_update(MUSBState *s, int prev_dev, int prev_sess)
  405. {
  406. int detect_prev = prev_dev && prev_sess;
  407. int detect = !!s->port.dev && s->session;
  408. if (detect && !detect_prev) {
  409. /* Let's skip the ID pin sense and VBUS sense formalities and
  410. * and signal a successful SRP directly. This should work at least
  411. * for the Linux driver stack. */
  412. musb_intr_set(s, musb_irq_connect, 1);
  413. if (s->port.dev->speed == USB_SPEED_LOW) {
  414. s->devctl &= ~MGC_M_DEVCTL_FSDEV;
  415. s->devctl |= MGC_M_DEVCTL_LSDEV;
  416. } else {
  417. s->devctl |= MGC_M_DEVCTL_FSDEV;
  418. s->devctl &= ~MGC_M_DEVCTL_LSDEV;
  419. }
  420. /* A-mode? */
  421. s->devctl &= ~MGC_M_DEVCTL_BDEVICE;
  422. /* Host-mode bit? */
  423. s->devctl |= MGC_M_DEVCTL_HM;
  424. #if 1
  425. musb_vbus_set(s, 1);
  426. #endif
  427. } else if (!detect && detect_prev) {
  428. #if 1
  429. musb_vbus_set(s, 0);
  430. #endif
  431. }
  432. }
  433. /* Attach or detach a device on our only port. */
  434. static void musb_attach(USBPort *port)
  435. {
  436. MUSBState *s = (MUSBState *) port->opaque;
  437. musb_intr_set(s, musb_irq_vbus_request, 1);
  438. musb_session_update(s, 0, s->session);
  439. }
  440. static void musb_detach(USBPort *port)
  441. {
  442. MUSBState *s = (MUSBState *) port->opaque;
  443. musb_async_cancel_device(s, port->dev);
  444. musb_intr_set(s, musb_irq_disconnect, 1);
  445. musb_session_update(s, 1, s->session);
  446. }
  447. static void musb_child_detach(USBPort *port, USBDevice *child)
  448. {
  449. MUSBState *s = (MUSBState *) port->opaque;
  450. musb_async_cancel_device(s, child);
  451. }
  452. static void musb_cb_tick0(void *opaque)
  453. {
  454. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  455. ep->delayed_cb[0](&ep->packey[0].p, opaque);
  456. }
  457. static void musb_cb_tick1(void *opaque)
  458. {
  459. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  460. ep->delayed_cb[1](&ep->packey[1].p, opaque);
  461. }
  462. #define musb_cb_tick (dir ? musb_cb_tick1 : musb_cb_tick0)
  463. static void musb_schedule_cb(USBPort *port, USBPacket *packey)
  464. {
  465. MUSBPacket *p = container_of(packey, MUSBPacket, p);
  466. MUSBEndPoint *ep = p->ep;
  467. int dir = p->dir;
  468. int timeout = 0;
  469. if (ep->status[dir] == USB_RET_NAK)
  470. timeout = ep->timeout[dir];
  471. else if (ep->interrupt[dir])
  472. timeout = 8;
  473. else {
  474. musb_cb_tick(ep);
  475. return;
  476. }
  477. if (!ep->intv_timer[dir])
  478. ep->intv_timer[dir] = timer_new_ns(QEMU_CLOCK_VIRTUAL, musb_cb_tick, ep);
  479. timer_mod(ep->intv_timer[dir], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  480. muldiv64(timeout, NANOSECONDS_PER_SECOND, 8000));
  481. }
  482. static int musb_timeout(int ttype, int speed, int val)
  483. {
  484. #if 1
  485. return val << 3;
  486. #endif
  487. switch (ttype) {
  488. case USB_ENDPOINT_XFER_CONTROL:
  489. if (val < 2)
  490. return 0;
  491. else if (speed == USB_SPEED_HIGH)
  492. return 1 << (val - 1);
  493. else
  494. return 8 << (val - 1);
  495. case USB_ENDPOINT_XFER_INT:
  496. if (speed == USB_SPEED_HIGH)
  497. if (val < 2)
  498. return 0;
  499. else
  500. return 1 << (val - 1);
  501. else
  502. return val << 3;
  503. case USB_ENDPOINT_XFER_BULK:
  504. case USB_ENDPOINT_XFER_ISOC:
  505. if (val < 2)
  506. return 0;
  507. else if (speed == USB_SPEED_HIGH)
  508. return 1 << (val - 1);
  509. else
  510. return 8 << (val - 1);
  511. /* TODO: what with low-speed Bulk and Isochronous? */
  512. }
  513. hw_error("bad interval\n");
  514. }
  515. static void musb_packet(MUSBState *s, MUSBEndPoint *ep,
  516. int epnum, int pid, int len, USBCallback cb, int dir)
  517. {
  518. USBDevice *dev;
  519. USBEndpoint *uep;
  520. int idx = epnum && dir;
  521. int id;
  522. int ttype;
  523. /* ep->type[0,1] contains:
  524. * in bits 7:6 the speed (0 - invalid, 1 - high, 2 - full, 3 - slow)
  525. * in bits 5:4 the transfer type (BULK / INT)
  526. * in bits 3:0 the EP num
  527. */
  528. ttype = epnum ? (ep->type[idx] >> 4) & 3 : 0;
  529. ep->timeout[dir] = musb_timeout(ttype,
  530. ep->type[idx] >> 6, ep->interval[idx]);
  531. ep->interrupt[dir] = ttype == USB_ENDPOINT_XFER_INT;
  532. ep->delayed_cb[dir] = cb;
  533. /* A wild guess on the FADDR semantics... */
  534. dev = usb_find_device(&s->port, ep->faddr[idx]);
  535. if (dev == NULL) {
  536. return;
  537. }
  538. uep = usb_ep_get(dev, pid, ep->type[idx] & 0xf);
  539. id = pid | (dev->addr << 16) | (uep->nr << 8);
  540. usb_packet_setup(&ep->packey[dir].p, pid, uep, 0, id, false, true);
  541. usb_packet_addbuf(&ep->packey[dir].p, ep->buf[idx], len);
  542. ep->packey[dir].ep = ep;
  543. ep->packey[dir].dir = dir;
  544. usb_handle_packet(dev, &ep->packey[dir].p);
  545. if (ep->packey[dir].p.status == USB_RET_ASYNC) {
  546. usb_device_flush_ep_queue(dev, uep);
  547. ep->status[dir] = len;
  548. return;
  549. }
  550. if (ep->packey[dir].p.status == USB_RET_SUCCESS) {
  551. ep->status[dir] = ep->packey[dir].p.actual_length;
  552. } else {
  553. ep->status[dir] = ep->packey[dir].p.status;
  554. }
  555. musb_schedule_cb(&s->port, &ep->packey[dir].p);
  556. }
  557. static void musb_tx_packet_complete(USBPacket *packey, void *opaque)
  558. {
  559. /* Unfortunately we can't use packey->devep because that's the remote
  560. * endpoint number and may be different than our local. */
  561. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  562. int epnum = ep->epnum;
  563. MUSBState *s = ep->musb;
  564. ep->fifostart[0] = 0;
  565. ep->fifolen[0] = 0;
  566. #ifdef CLEAR_NAK
  567. if (ep->status[0] != USB_RET_NAK) {
  568. #endif
  569. if (epnum)
  570. ep->csr[0] &= ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
  571. else
  572. ep->csr[0] &= ~MGC_M_CSR0_TXPKTRDY;
  573. #ifdef CLEAR_NAK
  574. }
  575. #endif
  576. /* Clear all of the error bits first */
  577. if (epnum)
  578. ep->csr[0] &= ~(MGC_M_TXCSR_H_ERROR | MGC_M_TXCSR_H_RXSTALL |
  579. MGC_M_TXCSR_H_NAKTIMEOUT);
  580. else
  581. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  582. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  583. if (ep->status[0] == USB_RET_STALL) {
  584. /* Command not supported by target! */
  585. ep->status[0] = 0;
  586. if (epnum)
  587. ep->csr[0] |= MGC_M_TXCSR_H_RXSTALL;
  588. else
  589. ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
  590. }
  591. if (ep->status[0] == USB_RET_NAK) {
  592. ep->status[0] = 0;
  593. /* NAK timeouts are only generated in Bulk transfers and
  594. * Data-errors in Isochronous. */
  595. if (ep->interrupt[0]) {
  596. return;
  597. }
  598. if (epnum)
  599. ep->csr[0] |= MGC_M_TXCSR_H_NAKTIMEOUT;
  600. else
  601. ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
  602. }
  603. if (ep->status[0] < 0) {
  604. if (ep->status[0] == USB_RET_BABBLE)
  605. musb_intr_set(s, musb_irq_rst_babble, 1);
  606. /* Pretend we've tried three times already and failed (in
  607. * case of USB_TOKEN_SETUP). */
  608. if (epnum)
  609. ep->csr[0] |= MGC_M_TXCSR_H_ERROR;
  610. else
  611. ep->csr[0] |= MGC_M_CSR0_H_ERROR;
  612. musb_tx_intr_set(s, epnum, 1);
  613. return;
  614. }
  615. /* TODO: check len for over/underruns of an OUT packet? */
  616. #ifdef SETUPLEN_HACK
  617. if (!epnum && ep->packey[0].pid == USB_TOKEN_SETUP)
  618. s->setup_len = ep->packey[0].data[6];
  619. #endif
  620. /* In DMA mode: if no error, assert DMA request for this EP,
  621. * and skip the interrupt. */
  622. musb_tx_intr_set(s, epnum, 1);
  623. }
  624. static void musb_rx_packet_complete(USBPacket *packey, void *opaque)
  625. {
  626. /* Unfortunately we can't use packey->devep because that's the remote
  627. * endpoint number and may be different than our local. */
  628. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  629. int epnum = ep->epnum;
  630. MUSBState *s = ep->musb;
  631. ep->fifostart[1] = 0;
  632. ep->fifolen[1] = 0;
  633. #ifdef CLEAR_NAK
  634. if (ep->status[1] != USB_RET_NAK) {
  635. #endif
  636. ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
  637. if (!epnum)
  638. ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
  639. #ifdef CLEAR_NAK
  640. }
  641. #endif
  642. /* Clear all of the imaginable error bits first */
  643. ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
  644. MGC_M_RXCSR_DATAERROR);
  645. if (!epnum)
  646. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  647. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  648. if (ep->status[1] == USB_RET_STALL) {
  649. ep->status[1] = 0;
  650. ep->csr[1] |= MGC_M_RXCSR_H_RXSTALL;
  651. if (!epnum)
  652. ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
  653. }
  654. if (ep->status[1] == USB_RET_NAK) {
  655. ep->status[1] = 0;
  656. /* NAK timeouts are only generated in Bulk transfers and
  657. * Data-errors in Isochronous. */
  658. if (ep->interrupt[1]) {
  659. musb_packet(s, ep, epnum, USB_TOKEN_IN,
  660. packey->iov.size, musb_rx_packet_complete, 1);
  661. return;
  662. }
  663. ep->csr[1] |= MGC_M_RXCSR_DATAERROR;
  664. if (!epnum)
  665. ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
  666. }
  667. if (ep->status[1] < 0) {
  668. if (ep->status[1] == USB_RET_BABBLE) {
  669. musb_intr_set(s, musb_irq_rst_babble, 1);
  670. return;
  671. }
  672. /* Pretend we've tried three times already and failed (in
  673. * case of a control transfer). */
  674. ep->csr[1] |= MGC_M_RXCSR_H_ERROR;
  675. if (!epnum)
  676. ep->csr[0] |= MGC_M_CSR0_H_ERROR;
  677. musb_rx_intr_set(s, epnum, 1);
  678. return;
  679. }
  680. /* TODO: check len for over/underruns of an OUT packet? */
  681. /* TODO: perhaps make use of e->ext_size[1] here. */
  682. if (!(ep->csr[1] & (MGC_M_RXCSR_H_RXSTALL | MGC_M_RXCSR_DATAERROR))) {
  683. ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
  684. if (!epnum)
  685. ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
  686. ep->rxcount = ep->status[1]; /* XXX: MIN(packey->len, ep->maxp[1]); */
  687. /* In DMA mode: assert DMA request for this EP */
  688. }
  689. /* Only if DMA has not been asserted */
  690. musb_rx_intr_set(s, epnum, 1);
  691. }
  692. static void musb_async_cancel_device(MUSBState *s, USBDevice *dev)
  693. {
  694. int ep, dir;
  695. for (ep = 0; ep < 16; ep++) {
  696. for (dir = 0; dir < 2; dir++) {
  697. if (!usb_packet_is_inflight(&s->ep[ep].packey[dir].p) ||
  698. s->ep[ep].packey[dir].p.ep->dev != dev) {
  699. continue;
  700. }
  701. usb_cancel_packet(&s->ep[ep].packey[dir].p);
  702. /* status updates needed here? */
  703. }
  704. }
  705. }
  706. static void musb_tx_rdy(MUSBState *s, int epnum)
  707. {
  708. MUSBEndPoint *ep = s->ep + epnum;
  709. int pid;
  710. int total, valid = 0;
  711. TRACE("start %d, len %d", ep->fifostart[0], ep->fifolen[0] );
  712. ep->fifostart[0] += ep->fifolen[0];
  713. ep->fifolen[0] = 0;
  714. /* XXX: how's the total size of the packet retrieved exactly in
  715. * the generic case? */
  716. total = ep->maxp[0] & 0x3ff;
  717. if (ep->ext_size[0]) {
  718. total = ep->ext_size[0];
  719. ep->ext_size[0] = 0;
  720. valid = 1;
  721. }
  722. /* If the packet is not fully ready yet, wait for a next segment. */
  723. if (epnum && (ep->fifostart[0]) < total)
  724. return;
  725. if (!valid)
  726. total = ep->fifostart[0];
  727. pid = USB_TOKEN_OUT;
  728. if (!epnum && (ep->csr[0] & MGC_M_CSR0_H_SETUPPKT)) {
  729. pid = USB_TOKEN_SETUP;
  730. if (total != 8) {
  731. TRACE("illegal SETUPPKT length of %i bytes", total);
  732. }
  733. /* Controller should retry SETUP packets three times on errors
  734. * but it doesn't make sense for us to do that. */
  735. }
  736. musb_packet(s, ep, epnum, pid, total, musb_tx_packet_complete, 0);
  737. }
  738. static void musb_rx_req(MUSBState *s, int epnum)
  739. {
  740. MUSBEndPoint *ep = s->ep + epnum;
  741. int total;
  742. /* If we already have a packet, which didn't fit into the
  743. * 64 bytes of the FIFO, only move the FIFO start and return. (Obsolete) */
  744. if (ep->packey[1].p.pid == USB_TOKEN_IN && ep->status[1] >= 0 &&
  745. (ep->fifostart[1]) + ep->rxcount <
  746. ep->packey[1].p.iov.size) {
  747. TRACE("0x%08x, %d", ep->fifostart[1], ep->rxcount );
  748. ep->fifostart[1] += ep->rxcount;
  749. ep->fifolen[1] = 0;
  750. ep->rxcount = MIN(ep->packey[0].p.iov.size - (ep->fifostart[1]),
  751. ep->maxp[1]);
  752. ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
  753. if (!epnum)
  754. ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
  755. /* Clear all of the error bits first */
  756. ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
  757. MGC_M_RXCSR_DATAERROR);
  758. if (!epnum)
  759. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  760. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  761. ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
  762. if (!epnum)
  763. ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
  764. musb_rx_intr_set(s, epnum, 1);
  765. return;
  766. }
  767. /* The driver sets maxp[1] to 64 or less because it knows the hardware
  768. * FIFO is this deep. Bigger packets get split in
  769. * usb_generic_handle_packet but we can also do the splitting locally
  770. * for performance. It turns out we can also have a bigger FIFO and
  771. * ignore the limit set in ep->maxp[1]. The Linux MUSB driver deals
  772. * OK with single packets of even 32KB and we avoid splitting, however
  773. * usb_msd.c sometimes sends a packet bigger than what Linux expects
  774. * (e.g. 8192 bytes instead of 4096) and we get an OVERRUN. Splitting
  775. * hides this overrun from Linux. Up to 4096 everything is fine
  776. * though. Currently this is disabled.
  777. *
  778. * XXX: mind ep->fifosize. */
  779. total = MIN(ep->maxp[1] & 0x3ff, sizeof(s->buf));
  780. #ifdef SETUPLEN_HACK
  781. /* Why should *we* do that instead of Linux? */
  782. if (!epnum) {
  783. if (ep->packey[0].p.devaddr == 2) {
  784. total = MIN(s->setup_len, 8);
  785. } else {
  786. total = MIN(s->setup_len, 64);
  787. }
  788. s->setup_len -= total;
  789. }
  790. #endif
  791. musb_packet(s, ep, epnum, USB_TOKEN_IN, total, musb_rx_packet_complete, 1);
  792. }
  793. static uint8_t musb_read_fifo(MUSBEndPoint *ep)
  794. {
  795. uint8_t value;
  796. if (ep->fifolen[1] >= 64) {
  797. /* We have a FIFO underrun */
  798. TRACE("EP%d FIFO is now empty, stop reading", ep->epnum);
  799. return 0x00000000;
  800. }
  801. /* In DMA mode clear RXPKTRDY and set REQPKT automatically
  802. * (if AUTOREQ is set) */
  803. ep->csr[1] &= ~MGC_M_RXCSR_FIFOFULL;
  804. value=ep->buf[1][ep->fifostart[1] + ep->fifolen[1] ++];
  805. TRACE("EP%d 0x%02x, %d", ep->epnum, value, ep->fifolen[1] );
  806. return value;
  807. }
  808. static void musb_write_fifo(MUSBEndPoint *ep, uint8_t value)
  809. {
  810. TRACE("EP%d = %02x", ep->epnum, value);
  811. if (ep->fifolen[0] >= 64) {
  812. /* We have a FIFO overrun */
  813. TRACE("EP%d FIFO exceeded 64 bytes, stop feeding data", ep->epnum);
  814. return;
  815. }
  816. ep->buf[0][ep->fifostart[0] + ep->fifolen[0] ++] = value;
  817. ep->csr[0] |= MGC_M_TXCSR_FIFONOTEMPTY;
  818. }
  819. static void musb_ep_frame_cancel(MUSBEndPoint *ep, int dir)
  820. {
  821. if (ep->intv_timer[dir])
  822. timer_del(ep->intv_timer[dir]);
  823. }
  824. /* Bus control */
  825. static uint8_t musb_busctl_readb(void *opaque, int ep, int addr)
  826. {
  827. MUSBState *s = (MUSBState *) opaque;
  828. switch (addr) {
  829. /* For USB2.0 HS hubs only */
  830. case MUSB_HDRC_TXHUBADDR:
  831. return s->ep[ep].haddr[0];
  832. case MUSB_HDRC_TXHUBPORT:
  833. return s->ep[ep].hport[0];
  834. case MUSB_HDRC_RXHUBADDR:
  835. return s->ep[ep].haddr[1];
  836. case MUSB_HDRC_RXHUBPORT:
  837. return s->ep[ep].hport[1];
  838. default:
  839. TRACE("unknown register 0x%02x", addr);
  840. return 0x00;
  841. };
  842. }
  843. static void musb_busctl_writeb(void *opaque, int ep, int addr, uint8_t value)
  844. {
  845. MUSBState *s = (MUSBState *) opaque;
  846. switch (addr) {
  847. case MUSB_HDRC_TXFUNCADDR:
  848. s->ep[ep].faddr[0] = value;
  849. break;
  850. case MUSB_HDRC_RXFUNCADDR:
  851. s->ep[ep].faddr[1] = value;
  852. break;
  853. case MUSB_HDRC_TXHUBADDR:
  854. s->ep[ep].haddr[0] = value;
  855. break;
  856. case MUSB_HDRC_TXHUBPORT:
  857. s->ep[ep].hport[0] = value;
  858. break;
  859. case MUSB_HDRC_RXHUBADDR:
  860. s->ep[ep].haddr[1] = value;
  861. break;
  862. case MUSB_HDRC_RXHUBPORT:
  863. s->ep[ep].hport[1] = value;
  864. break;
  865. default:
  866. TRACE("unknown register 0x%02x", addr);
  867. break;
  868. };
  869. }
  870. static uint16_t musb_busctl_readh(void *opaque, int ep, int addr)
  871. {
  872. MUSBState *s = (MUSBState *) opaque;
  873. switch (addr) {
  874. case MUSB_HDRC_TXFUNCADDR:
  875. return s->ep[ep].faddr[0];
  876. case MUSB_HDRC_RXFUNCADDR:
  877. return s->ep[ep].faddr[1];
  878. default:
  879. return musb_busctl_readb(s, ep, addr) |
  880. (musb_busctl_readb(s, ep, addr | 1) << 8);
  881. };
  882. }
  883. static void musb_busctl_writeh(void *opaque, int ep, int addr, uint16_t value)
  884. {
  885. MUSBState *s = (MUSBState *) opaque;
  886. switch (addr) {
  887. case MUSB_HDRC_TXFUNCADDR:
  888. s->ep[ep].faddr[0] = value;
  889. break;
  890. case MUSB_HDRC_RXFUNCADDR:
  891. s->ep[ep].faddr[1] = value;
  892. break;
  893. default:
  894. musb_busctl_writeb(s, ep, addr, value & 0xff);
  895. musb_busctl_writeb(s, ep, addr | 1, value >> 8);
  896. };
  897. }
  898. /* Endpoint control */
  899. static uint8_t musb_ep_readb(void *opaque, int ep, int addr)
  900. {
  901. MUSBState *s = (MUSBState *) opaque;
  902. switch (addr) {
  903. case MUSB_HDRC_TXTYPE:
  904. return s->ep[ep].type[0];
  905. case MUSB_HDRC_TXINTERVAL:
  906. return s->ep[ep].interval[0];
  907. case MUSB_HDRC_RXTYPE:
  908. return s->ep[ep].type[1];
  909. case MUSB_HDRC_RXINTERVAL:
  910. return s->ep[ep].interval[1];
  911. case (MUSB_HDRC_FIFOSIZE & ~1):
  912. return 0x00;
  913. case MUSB_HDRC_FIFOSIZE:
  914. return ep ? s->ep[ep].fifosize : s->ep[ep].config;
  915. case MUSB_HDRC_RXCOUNT:
  916. return s->ep[ep].rxcount;
  917. default:
  918. TRACE("unknown register 0x%02x", addr);
  919. return 0x00;
  920. };
  921. }
  922. static void musb_ep_writeb(void *opaque, int ep, int addr, uint8_t value)
  923. {
  924. MUSBState *s = (MUSBState *) opaque;
  925. switch (addr) {
  926. case MUSB_HDRC_TXTYPE:
  927. s->ep[ep].type[0] = value;
  928. break;
  929. case MUSB_HDRC_TXINTERVAL:
  930. s->ep[ep].interval[0] = value;
  931. musb_ep_frame_cancel(&s->ep[ep], 0);
  932. break;
  933. case MUSB_HDRC_RXTYPE:
  934. s->ep[ep].type[1] = value;
  935. break;
  936. case MUSB_HDRC_RXINTERVAL:
  937. s->ep[ep].interval[1] = value;
  938. musb_ep_frame_cancel(&s->ep[ep], 1);
  939. break;
  940. case (MUSB_HDRC_FIFOSIZE & ~1):
  941. break;
  942. case MUSB_HDRC_FIFOSIZE:
  943. TRACE("somebody messes with fifosize (now %i bytes)", value);
  944. s->ep[ep].fifosize = value;
  945. break;
  946. default:
  947. TRACE("unknown register 0x%02x", addr);
  948. break;
  949. };
  950. }
  951. static uint16_t musb_ep_readh(void *opaque, int ep, int addr)
  952. {
  953. MUSBState *s = (MUSBState *) opaque;
  954. uint16_t ret;
  955. switch (addr) {
  956. case MUSB_HDRC_TXMAXP:
  957. return s->ep[ep].maxp[0];
  958. case MUSB_HDRC_TXCSR:
  959. return s->ep[ep].csr[0];
  960. case MUSB_HDRC_RXMAXP:
  961. return s->ep[ep].maxp[1];
  962. case MUSB_HDRC_RXCSR:
  963. ret = s->ep[ep].csr[1];
  964. /* TODO: This and other bits probably depend on
  965. * ep->csr[1] & MGC_M_RXCSR_AUTOCLEAR. */
  966. if (s->ep[ep].csr[1] & MGC_M_RXCSR_AUTOCLEAR)
  967. s->ep[ep].csr[1] &= ~MGC_M_RXCSR_RXPKTRDY;
  968. return ret;
  969. case MUSB_HDRC_RXCOUNT:
  970. return s->ep[ep].rxcount;
  971. default:
  972. return musb_ep_readb(s, ep, addr) |
  973. (musb_ep_readb(s, ep, addr | 1) << 8);
  974. };
  975. }
  976. static void musb_ep_writeh(void *opaque, int ep, int addr, uint16_t value)
  977. {
  978. MUSBState *s = (MUSBState *) opaque;
  979. switch (addr) {
  980. case MUSB_HDRC_TXMAXP:
  981. s->ep[ep].maxp[0] = value;
  982. break;
  983. case MUSB_HDRC_TXCSR:
  984. if (ep) {
  985. s->ep[ep].csr[0] &= value & 0xa6;
  986. s->ep[ep].csr[0] |= value & 0xff59;
  987. } else {
  988. s->ep[ep].csr[0] &= value & 0x85;
  989. s->ep[ep].csr[0] |= value & 0xf7a;
  990. }
  991. musb_ep_frame_cancel(&s->ep[ep], 0);
  992. if ((ep && (value & MGC_M_TXCSR_FLUSHFIFO)) ||
  993. (!ep && (value & MGC_M_CSR0_FLUSHFIFO))) {
  994. s->ep[ep].fifolen[0] = 0;
  995. s->ep[ep].fifostart[0] = 0;
  996. if (ep)
  997. s->ep[ep].csr[0] &=
  998. ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
  999. else
  1000. s->ep[ep].csr[0] &=
  1001. ~(MGC_M_CSR0_TXPKTRDY | MGC_M_CSR0_RXPKTRDY);
  1002. }
  1003. if (
  1004. (ep &&
  1005. #ifdef CLEAR_NAK
  1006. (value & MGC_M_TXCSR_TXPKTRDY) &&
  1007. !(value & MGC_M_TXCSR_H_NAKTIMEOUT)) ||
  1008. #else
  1009. (value & MGC_M_TXCSR_TXPKTRDY)) ||
  1010. #endif
  1011. (!ep &&
  1012. #ifdef CLEAR_NAK
  1013. (value & MGC_M_CSR0_TXPKTRDY) &&
  1014. !(value & MGC_M_CSR0_H_NAKTIMEOUT)))
  1015. #else
  1016. (value & MGC_M_CSR0_TXPKTRDY)))
  1017. #endif
  1018. musb_tx_rdy(s, ep);
  1019. if (!ep &&
  1020. (value & MGC_M_CSR0_H_REQPKT) &&
  1021. #ifdef CLEAR_NAK
  1022. !(value & (MGC_M_CSR0_H_NAKTIMEOUT |
  1023. MGC_M_CSR0_RXPKTRDY)))
  1024. #else
  1025. !(value & MGC_M_CSR0_RXPKTRDY))
  1026. #endif
  1027. musb_rx_req(s, ep);
  1028. break;
  1029. case MUSB_HDRC_RXMAXP:
  1030. s->ep[ep].maxp[1] = value;
  1031. break;
  1032. case MUSB_HDRC_RXCSR:
  1033. /* (DMA mode only) */
  1034. if (
  1035. (value & MGC_M_RXCSR_H_AUTOREQ) &&
  1036. !(value & MGC_M_RXCSR_RXPKTRDY) &&
  1037. (s->ep[ep].csr[1] & MGC_M_RXCSR_RXPKTRDY))
  1038. value |= MGC_M_RXCSR_H_REQPKT;
  1039. s->ep[ep].csr[1] &= 0x102 | (value & 0x4d);
  1040. s->ep[ep].csr[1] |= value & 0xfeb0;
  1041. musb_ep_frame_cancel(&s->ep[ep], 1);
  1042. if (value & MGC_M_RXCSR_FLUSHFIFO) {
  1043. s->ep[ep].fifolen[1] = 0;
  1044. s->ep[ep].fifostart[1] = 0;
  1045. s->ep[ep].csr[1] &= ~(MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY);
  1046. /* If double buffering and we have two packets ready, flush
  1047. * only the first one and set up the fifo at the second packet. */
  1048. }
  1049. #ifdef CLEAR_NAK
  1050. if ((value & MGC_M_RXCSR_H_REQPKT) && !(value & MGC_M_RXCSR_DATAERROR))
  1051. #else
  1052. if (value & MGC_M_RXCSR_H_REQPKT)
  1053. #endif
  1054. musb_rx_req(s, ep);
  1055. break;
  1056. case MUSB_HDRC_RXCOUNT:
  1057. s->ep[ep].rxcount = value;
  1058. break;
  1059. default:
  1060. musb_ep_writeb(s, ep, addr, value & 0xff);
  1061. musb_ep_writeb(s, ep, addr | 1, value >> 8);
  1062. };
  1063. }
  1064. /* Generic control */
  1065. static uint32_t musb_readb(void *opaque, hwaddr addr)
  1066. {
  1067. MUSBState *s = (MUSBState *) opaque;
  1068. int ep, i;
  1069. uint8_t ret;
  1070. switch (addr) {
  1071. case MUSB_HDRC_FADDR:
  1072. return s->faddr;
  1073. case MUSB_HDRC_POWER:
  1074. return s->power;
  1075. case MUSB_HDRC_INTRUSB:
  1076. ret = s->intr;
  1077. for (i = 0; i < sizeof(ret) * 8; i ++)
  1078. if (ret & (1 << i))
  1079. musb_intr_set(s, i, 0);
  1080. return ret;
  1081. case MUSB_HDRC_INTRUSBE:
  1082. return s->mask;
  1083. case MUSB_HDRC_INDEX:
  1084. return s->idx;
  1085. case MUSB_HDRC_TESTMODE:
  1086. return 0x00;
  1087. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1088. return musb_ep_readb(s, s->idx, addr & 0xf);
  1089. case MUSB_HDRC_DEVCTL:
  1090. return s->devctl;
  1091. case MUSB_HDRC_TXFIFOSZ:
  1092. case MUSB_HDRC_RXFIFOSZ:
  1093. case MUSB_HDRC_VCTRL:
  1094. /* TODO */
  1095. return 0x00;
  1096. case MUSB_HDRC_HWVERS:
  1097. return (1 << 10) | 400;
  1098. case (MUSB_HDRC_VCTRL | 1):
  1099. case (MUSB_HDRC_HWVERS | 1):
  1100. case (MUSB_HDRC_DEVCTL | 1):
  1101. return 0x00;
  1102. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1103. ep = (addr >> 3) & 0xf;
  1104. return musb_busctl_readb(s, ep, addr & 0x7);
  1105. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1106. ep = (addr >> 4) & 0xf;
  1107. return musb_ep_readb(s, ep, addr & 0xf);
  1108. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1109. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1110. return musb_read_fifo(s->ep + ep);
  1111. default:
  1112. TRACE("unknown register 0x%02x", (int) addr);
  1113. return 0x00;
  1114. };
  1115. }
  1116. static void musb_writeb(void *opaque, hwaddr addr, uint32_t value)
  1117. {
  1118. MUSBState *s = (MUSBState *) opaque;
  1119. int ep;
  1120. switch (addr) {
  1121. case MUSB_HDRC_FADDR:
  1122. s->faddr = value & 0x7f;
  1123. break;
  1124. case MUSB_HDRC_POWER:
  1125. s->power = (value & 0xef) | (s->power & 0x10);
  1126. /* MGC_M_POWER_RESET is also read-only in Peripheral Mode */
  1127. if ((value & MGC_M_POWER_RESET) && s->port.dev) {
  1128. usb_device_reset(s->port.dev);
  1129. /* Negotiate high-speed operation if MGC_M_POWER_HSENAB is set. */
  1130. if ((value & MGC_M_POWER_HSENAB) &&
  1131. s->port.dev->speed == USB_SPEED_HIGH)
  1132. s->power |= MGC_M_POWER_HSMODE; /* Success */
  1133. /* Restart frame counting. */
  1134. }
  1135. if (value & MGC_M_POWER_SUSPENDM) {
  1136. /* When all transfers finish, suspend and if MGC_M_POWER_ENSUSPEND
  1137. * is set, also go into low power mode. Frame counting stops. */
  1138. /* XXX: Cleared when the interrupt register is read */
  1139. }
  1140. if (value & MGC_M_POWER_RESUME) {
  1141. /* Wait 20ms and signal resuming on the bus. Frame counting
  1142. * restarts. */
  1143. }
  1144. break;
  1145. case MUSB_HDRC_INTRUSB:
  1146. break;
  1147. case MUSB_HDRC_INTRUSBE:
  1148. s->mask = value & 0xff;
  1149. break;
  1150. case MUSB_HDRC_INDEX:
  1151. s->idx = value & 0xf;
  1152. break;
  1153. case MUSB_HDRC_TESTMODE:
  1154. break;
  1155. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1156. musb_ep_writeb(s, s->idx, addr & 0xf, value);
  1157. break;
  1158. case MUSB_HDRC_DEVCTL:
  1159. s->session = !!(value & MGC_M_DEVCTL_SESSION);
  1160. musb_session_update(s,
  1161. !!s->port.dev,
  1162. !!(s->devctl & MGC_M_DEVCTL_SESSION));
  1163. /* It seems this is the only R/W bit in this register? */
  1164. s->devctl &= ~MGC_M_DEVCTL_SESSION;
  1165. s->devctl |= value & MGC_M_DEVCTL_SESSION;
  1166. break;
  1167. case MUSB_HDRC_TXFIFOSZ:
  1168. case MUSB_HDRC_RXFIFOSZ:
  1169. case MUSB_HDRC_VCTRL:
  1170. /* TODO */
  1171. break;
  1172. case (MUSB_HDRC_VCTRL | 1):
  1173. case (MUSB_HDRC_DEVCTL | 1):
  1174. break;
  1175. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1176. ep = (addr >> 3) & 0xf;
  1177. musb_busctl_writeb(s, ep, addr & 0x7, value);
  1178. break;
  1179. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1180. ep = (addr >> 4) & 0xf;
  1181. musb_ep_writeb(s, ep, addr & 0xf, value);
  1182. break;
  1183. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1184. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1185. musb_write_fifo(s->ep + ep, value & 0xff);
  1186. break;
  1187. default:
  1188. TRACE("unknown register 0x%02x", (int) addr);
  1189. break;
  1190. };
  1191. }
  1192. static uint32_t musb_readh(void *opaque, hwaddr addr)
  1193. {
  1194. MUSBState *s = (MUSBState *) opaque;
  1195. int ep, i;
  1196. uint16_t ret;
  1197. switch (addr) {
  1198. case MUSB_HDRC_INTRTX:
  1199. ret = s->tx_intr;
  1200. /* Auto clear */
  1201. for (i = 0; i < sizeof(ret) * 8; i ++)
  1202. if (ret & (1 << i))
  1203. musb_tx_intr_set(s, i, 0);
  1204. return ret;
  1205. case MUSB_HDRC_INTRRX:
  1206. ret = s->rx_intr;
  1207. /* Auto clear */
  1208. for (i = 0; i < sizeof(ret) * 8; i ++)
  1209. if (ret & (1 << i))
  1210. musb_rx_intr_set(s, i, 0);
  1211. return ret;
  1212. case MUSB_HDRC_INTRTXE:
  1213. return s->tx_mask;
  1214. case MUSB_HDRC_INTRRXE:
  1215. return s->rx_mask;
  1216. case MUSB_HDRC_FRAME:
  1217. /* TODO */
  1218. return 0x0000;
  1219. case MUSB_HDRC_TXFIFOADDR:
  1220. return s->ep[s->idx].fifoaddr[0];
  1221. case MUSB_HDRC_RXFIFOADDR:
  1222. return s->ep[s->idx].fifoaddr[1];
  1223. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1224. return musb_ep_readh(s, s->idx, addr & 0xf);
  1225. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1226. ep = (addr >> 3) & 0xf;
  1227. return musb_busctl_readh(s, ep, addr & 0x7);
  1228. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1229. ep = (addr >> 4) & 0xf;
  1230. return musb_ep_readh(s, ep, addr & 0xf);
  1231. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1232. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1233. return (musb_read_fifo(s->ep + ep) | musb_read_fifo(s->ep + ep) << 8);
  1234. default:
  1235. return musb_readb(s, addr) | (musb_readb(s, addr | 1) << 8);
  1236. };
  1237. }
  1238. static void musb_writeh(void *opaque, hwaddr addr, uint32_t value)
  1239. {
  1240. MUSBState *s = (MUSBState *) opaque;
  1241. int ep;
  1242. switch (addr) {
  1243. case MUSB_HDRC_INTRTXE:
  1244. s->tx_mask = value;
  1245. /* XXX: the masks seem to apply on the raising edge like with
  1246. * edge-triggered interrupts, thus no need to update. I may be
  1247. * wrong though. */
  1248. break;
  1249. case MUSB_HDRC_INTRRXE:
  1250. s->rx_mask = value;
  1251. break;
  1252. case MUSB_HDRC_FRAME:
  1253. /* TODO */
  1254. break;
  1255. case MUSB_HDRC_TXFIFOADDR:
  1256. s->ep[s->idx].fifoaddr[0] = value;
  1257. s->ep[s->idx].buf[0] =
  1258. s->buf + ((value << 3) & 0x7ff );
  1259. break;
  1260. case MUSB_HDRC_RXFIFOADDR:
  1261. s->ep[s->idx].fifoaddr[1] = value;
  1262. s->ep[s->idx].buf[1] =
  1263. s->buf + ((value << 3) & 0x7ff);
  1264. break;
  1265. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1266. musb_ep_writeh(s, s->idx, addr & 0xf, value);
  1267. break;
  1268. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1269. ep = (addr >> 3) & 0xf;
  1270. musb_busctl_writeh(s, ep, addr & 0x7, value);
  1271. break;
  1272. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1273. ep = (addr >> 4) & 0xf;
  1274. musb_ep_writeh(s, ep, addr & 0xf, value);
  1275. break;
  1276. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1277. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1278. musb_write_fifo(s->ep + ep, value & 0xff);
  1279. musb_write_fifo(s->ep + ep, (value >> 8) & 0xff);
  1280. break;
  1281. default:
  1282. musb_writeb(s, addr, value & 0xff);
  1283. musb_writeb(s, addr | 1, value >> 8);
  1284. };
  1285. }
  1286. static uint32_t musb_readw(void *opaque, hwaddr addr)
  1287. {
  1288. MUSBState *s = (MUSBState *) opaque;
  1289. int ep;
  1290. switch (addr) {
  1291. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1292. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1293. return ( musb_read_fifo(s->ep + ep) |
  1294. musb_read_fifo(s->ep + ep) << 8 |
  1295. musb_read_fifo(s->ep + ep) << 16 |
  1296. musb_read_fifo(s->ep + ep) << 24 );
  1297. default:
  1298. TRACE("unknown register 0x%02x", (int) addr);
  1299. return 0x00000000;
  1300. };
  1301. }
  1302. static void musb_writew(void *opaque, hwaddr addr, uint32_t value)
  1303. {
  1304. MUSBState *s = (MUSBState *) opaque;
  1305. int ep;
  1306. switch (addr) {
  1307. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1308. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1309. musb_write_fifo(s->ep + ep, value & 0xff);
  1310. musb_write_fifo(s->ep + ep, (value >> 8 ) & 0xff);
  1311. musb_write_fifo(s->ep + ep, (value >> 16) & 0xff);
  1312. musb_write_fifo(s->ep + ep, (value >> 24) & 0xff);
  1313. break;
  1314. default:
  1315. TRACE("unknown register 0x%02x", (int) addr);
  1316. break;
  1317. };
  1318. }
  1319. MUSBReadFunc * const musb_read[] = {
  1320. musb_readb,
  1321. musb_readh,
  1322. musb_readw,
  1323. };
  1324. MUSBWriteFunc * const musb_write[] = {
  1325. musb_writeb,
  1326. musb_writeh,
  1327. musb_writew,
  1328. };