sh_timer.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * SuperH Timer modules.
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "exec/memory.h"
  12. #include "hw/hw.h"
  13. #include "hw/irq.h"
  14. #include "hw/sh4/sh.h"
  15. #include "hw/timer/tmu012.h"
  16. #include "hw/ptimer.h"
  17. //#define DEBUG_TIMER
  18. #define TIMER_TCR_TPSC (7 << 0)
  19. #define TIMER_TCR_CKEG (3 << 3)
  20. #define TIMER_TCR_UNIE (1 << 5)
  21. #define TIMER_TCR_ICPE (3 << 6)
  22. #define TIMER_TCR_UNF (1 << 8)
  23. #define TIMER_TCR_ICPF (1 << 9)
  24. #define TIMER_TCR_RESERVED (0x3f << 10)
  25. #define TIMER_FEAT_CAPT (1 << 0)
  26. #define TIMER_FEAT_EXTCLK (1 << 1)
  27. #define OFFSET_TCOR 0
  28. #define OFFSET_TCNT 1
  29. #define OFFSET_TCR 2
  30. #define OFFSET_TCPR 3
  31. typedef struct {
  32. ptimer_state *timer;
  33. uint32_t tcnt;
  34. uint32_t tcor;
  35. uint32_t tcr;
  36. uint32_t tcpr;
  37. int freq;
  38. int int_level;
  39. int old_level;
  40. int feat;
  41. int enabled;
  42. qemu_irq irq;
  43. } sh_timer_state;
  44. /* Check all active timers, and schedule the next timer interrupt. */
  45. static void sh_timer_update(sh_timer_state *s)
  46. {
  47. int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
  48. if (new_level != s->old_level)
  49. qemu_set_irq (s->irq, new_level);
  50. s->old_level = s->int_level;
  51. s->int_level = new_level;
  52. }
  53. static uint32_t sh_timer_read(void *opaque, hwaddr offset)
  54. {
  55. sh_timer_state *s = (sh_timer_state *)opaque;
  56. switch (offset >> 2) {
  57. case OFFSET_TCOR:
  58. return s->tcor;
  59. case OFFSET_TCNT:
  60. return ptimer_get_count(s->timer);
  61. case OFFSET_TCR:
  62. return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
  63. case OFFSET_TCPR:
  64. if (s->feat & TIMER_FEAT_CAPT)
  65. return s->tcpr;
  66. /* fall through */
  67. default:
  68. hw_error("sh_timer_read: Bad offset %x\n", (int)offset);
  69. return 0;
  70. }
  71. }
  72. static void sh_timer_write(void *opaque, hwaddr offset,
  73. uint32_t value)
  74. {
  75. sh_timer_state *s = (sh_timer_state *)opaque;
  76. int freq;
  77. switch (offset >> 2) {
  78. case OFFSET_TCOR:
  79. s->tcor = value;
  80. ptimer_transaction_begin(s->timer);
  81. ptimer_set_limit(s->timer, s->tcor, 0);
  82. ptimer_transaction_commit(s->timer);
  83. break;
  84. case OFFSET_TCNT:
  85. s->tcnt = value;
  86. ptimer_transaction_begin(s->timer);
  87. ptimer_set_count(s->timer, s->tcnt);
  88. ptimer_transaction_commit(s->timer);
  89. break;
  90. case OFFSET_TCR:
  91. ptimer_transaction_begin(s->timer);
  92. if (s->enabled) {
  93. /* Pause the timer if it is running. This may cause some
  94. inaccuracy dure to rounding, but avoids a whole lot of other
  95. messyness. */
  96. ptimer_stop(s->timer);
  97. }
  98. freq = s->freq;
  99. /* ??? Need to recalculate expiry time after changing divisor. */
  100. switch (value & TIMER_TCR_TPSC) {
  101. case 0: freq >>= 2; break;
  102. case 1: freq >>= 4; break;
  103. case 2: freq >>= 6; break;
  104. case 3: freq >>= 8; break;
  105. case 4: freq >>= 10; break;
  106. case 6:
  107. case 7: if (s->feat & TIMER_FEAT_EXTCLK) break;
  108. default: hw_error("sh_timer_write: Reserved TPSC value\n"); break;
  109. }
  110. switch ((value & TIMER_TCR_CKEG) >> 3) {
  111. case 0: break;
  112. case 1:
  113. case 2:
  114. case 3: if (s->feat & TIMER_FEAT_EXTCLK) break;
  115. default: hw_error("sh_timer_write: Reserved CKEG value\n"); break;
  116. }
  117. switch ((value & TIMER_TCR_ICPE) >> 6) {
  118. case 0: break;
  119. case 2:
  120. case 3: if (s->feat & TIMER_FEAT_CAPT) break;
  121. default: hw_error("sh_timer_write: Reserved ICPE value\n"); break;
  122. }
  123. if ((value & TIMER_TCR_UNF) == 0)
  124. s->int_level = 0;
  125. value &= ~TIMER_TCR_UNF;
  126. if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT)))
  127. hw_error("sh_timer_write: Reserved ICPF value\n");
  128. value &= ~TIMER_TCR_ICPF; /* capture not supported */
  129. if (value & TIMER_TCR_RESERVED)
  130. hw_error("sh_timer_write: Reserved TCR bits set\n");
  131. s->tcr = value;
  132. ptimer_set_limit(s->timer, s->tcor, 0);
  133. ptimer_set_freq(s->timer, freq);
  134. if (s->enabled) {
  135. /* Restart the timer if still enabled. */
  136. ptimer_run(s->timer, 0);
  137. }
  138. ptimer_transaction_commit(s->timer);
  139. break;
  140. case OFFSET_TCPR:
  141. if (s->feat & TIMER_FEAT_CAPT) {
  142. s->tcpr = value;
  143. break;
  144. }
  145. default:
  146. hw_error("sh_timer_write: Bad offset %x\n", (int)offset);
  147. }
  148. sh_timer_update(s);
  149. }
  150. static void sh_timer_start_stop(void *opaque, int enable)
  151. {
  152. sh_timer_state *s = (sh_timer_state *)opaque;
  153. #ifdef DEBUG_TIMER
  154. printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
  155. #endif
  156. ptimer_transaction_begin(s->timer);
  157. if (s->enabled && !enable) {
  158. ptimer_stop(s->timer);
  159. }
  160. if (!s->enabled && enable) {
  161. ptimer_run(s->timer, 0);
  162. }
  163. ptimer_transaction_commit(s->timer);
  164. s->enabled = !!enable;
  165. #ifdef DEBUG_TIMER
  166. printf("sh_timer_start_stop done %d\n", s->enabled);
  167. #endif
  168. }
  169. static void sh_timer_tick(void *opaque)
  170. {
  171. sh_timer_state *s = (sh_timer_state *)opaque;
  172. s->int_level = s->enabled;
  173. sh_timer_update(s);
  174. }
  175. static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
  176. {
  177. sh_timer_state *s;
  178. s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state));
  179. s->freq = freq;
  180. s->feat = feat;
  181. s->tcor = 0xffffffff;
  182. s->tcnt = 0xffffffff;
  183. s->tcpr = 0xdeadbeef;
  184. s->tcr = 0;
  185. s->enabled = 0;
  186. s->irq = irq;
  187. s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
  188. sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
  189. sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
  190. sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
  191. sh_timer_write(s, OFFSET_TCR >> 2, s->tcpr);
  192. /* ??? Save/restore. */
  193. return s;
  194. }
  195. typedef struct {
  196. MemoryRegion iomem;
  197. MemoryRegion iomem_p4;
  198. MemoryRegion iomem_a7;
  199. void *timer[3];
  200. int level[3];
  201. uint32_t tocr;
  202. uint32_t tstr;
  203. int feat;
  204. } tmu012_state;
  205. static uint64_t tmu012_read(void *opaque, hwaddr offset,
  206. unsigned size)
  207. {
  208. tmu012_state *s = (tmu012_state *)opaque;
  209. #ifdef DEBUG_TIMER
  210. printf("tmu012_read 0x%lx\n", (unsigned long) offset);
  211. #endif
  212. if (offset >= 0x20) {
  213. if (!(s->feat & TMU012_FEAT_3CHAN))
  214. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  215. return sh_timer_read(s->timer[2], offset - 0x20);
  216. }
  217. if (offset >= 0x14)
  218. return sh_timer_read(s->timer[1], offset - 0x14);
  219. if (offset >= 0x08)
  220. return sh_timer_read(s->timer[0], offset - 0x08);
  221. if (offset == 4)
  222. return s->tstr;
  223. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0)
  224. return s->tocr;
  225. hw_error("tmu012_write: Bad offset %x\n", (int)offset);
  226. return 0;
  227. }
  228. static void tmu012_write(void *opaque, hwaddr offset,
  229. uint64_t value, unsigned size)
  230. {
  231. tmu012_state *s = (tmu012_state *)opaque;
  232. #ifdef DEBUG_TIMER
  233. printf("tmu012_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  234. #endif
  235. if (offset >= 0x20) {
  236. if (!(s->feat & TMU012_FEAT_3CHAN))
  237. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  238. sh_timer_write(s->timer[2], offset - 0x20, value);
  239. return;
  240. }
  241. if (offset >= 0x14) {
  242. sh_timer_write(s->timer[1], offset - 0x14, value);
  243. return;
  244. }
  245. if (offset >= 0x08) {
  246. sh_timer_write(s->timer[0], offset - 0x08, value);
  247. return;
  248. }
  249. if (offset == 4) {
  250. sh_timer_start_stop(s->timer[0], value & (1 << 0));
  251. sh_timer_start_stop(s->timer[1], value & (1 << 1));
  252. if (s->feat & TMU012_FEAT_3CHAN)
  253. sh_timer_start_stop(s->timer[2], value & (1 << 2));
  254. else
  255. if (value & (1 << 2))
  256. hw_error("tmu012_write: Bad channel\n");
  257. s->tstr = value;
  258. return;
  259. }
  260. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
  261. s->tocr = value & (1 << 0);
  262. }
  263. }
  264. static const MemoryRegionOps tmu012_ops = {
  265. .read = tmu012_read,
  266. .write = tmu012_write,
  267. .endianness = DEVICE_NATIVE_ENDIAN,
  268. };
  269. void tmu012_init(MemoryRegion *sysmem, hwaddr base,
  270. int feat, uint32_t freq,
  271. qemu_irq ch0_irq, qemu_irq ch1_irq,
  272. qemu_irq ch2_irq0, qemu_irq ch2_irq1)
  273. {
  274. tmu012_state *s;
  275. int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
  276. s = (tmu012_state *)g_malloc0(sizeof(tmu012_state));
  277. s->feat = feat;
  278. s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
  279. s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
  280. if (feat & TMU012_FEAT_3CHAN)
  281. s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
  282. ch2_irq0); /* ch2_irq1 not supported */
  283. memory_region_init_io(&s->iomem, NULL, &tmu012_ops, s,
  284. "timer", 0x100000000ULL);
  285. memory_region_init_alias(&s->iomem_p4, NULL, "timer-p4",
  286. &s->iomem, 0, 0x1000);
  287. memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4);
  288. memory_region_init_alias(&s->iomem_a7, NULL, "timer-a7",
  289. &s->iomem, 0, 0x1000);
  290. memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7);
  291. /* ??? Save/restore. */
  292. }