puv3_ost.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * OSTimer device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "hw/sysbus.h"
  13. #include "hw/irq.h"
  14. #include "hw/ptimer.h"
  15. #include "qemu/module.h"
  16. #include "qemu/log.h"
  17. #include "qom/object.h"
  18. #undef DEBUG_PUV3
  19. #include "hw/unicore32/puv3.h"
  20. #define TYPE_PUV3_OST "puv3_ost"
  21. OBJECT_DECLARE_SIMPLE_TYPE(PUV3OSTState, PUV3_OST)
  22. /* puv3 ostimer implementation. */
  23. struct PUV3OSTState {
  24. SysBusDevice parent_obj;
  25. MemoryRegion iomem;
  26. qemu_irq irq;
  27. ptimer_state *ptimer;
  28. uint32_t reg_OSMR0;
  29. uint32_t reg_OSCR;
  30. uint32_t reg_OSSR;
  31. uint32_t reg_OIER;
  32. };
  33. static uint64_t puv3_ost_read(void *opaque, hwaddr offset,
  34. unsigned size)
  35. {
  36. PUV3OSTState *s = opaque;
  37. uint32_t ret = 0;
  38. switch (offset) {
  39. case 0x10: /* Counter Register */
  40. ret = s->reg_OSMR0 - (uint32_t)ptimer_get_count(s->ptimer);
  41. break;
  42. case 0x14: /* Status Register */
  43. ret = s->reg_OSSR;
  44. break;
  45. case 0x1c: /* Interrupt Enable Register */
  46. ret = s->reg_OIER;
  47. break;
  48. default:
  49. qemu_log_mask(LOG_GUEST_ERROR,
  50. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  51. __func__, offset);
  52. }
  53. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  54. return ret;
  55. }
  56. static void puv3_ost_write(void *opaque, hwaddr offset,
  57. uint64_t value, unsigned size)
  58. {
  59. PUV3OSTState *s = opaque;
  60. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  61. switch (offset) {
  62. case 0x00: /* Match Register 0 */
  63. ptimer_transaction_begin(s->ptimer);
  64. s->reg_OSMR0 = value;
  65. if (s->reg_OSMR0 > s->reg_OSCR) {
  66. ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR);
  67. } else {
  68. ptimer_set_count(s->ptimer, s->reg_OSMR0 +
  69. (0xffffffff - s->reg_OSCR));
  70. }
  71. ptimer_run(s->ptimer, 2);
  72. ptimer_transaction_commit(s->ptimer);
  73. break;
  74. case 0x14: /* Status Register */
  75. assert(value == 0);
  76. if (s->reg_OSSR) {
  77. s->reg_OSSR = value;
  78. qemu_irq_lower(s->irq);
  79. }
  80. break;
  81. case 0x1c: /* Interrupt Enable Register */
  82. s->reg_OIER = value;
  83. break;
  84. default:
  85. qemu_log_mask(LOG_GUEST_ERROR,
  86. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  87. __func__, offset);
  88. }
  89. }
  90. static const MemoryRegionOps puv3_ost_ops = {
  91. .read = puv3_ost_read,
  92. .write = puv3_ost_write,
  93. .impl = {
  94. .min_access_size = 4,
  95. .max_access_size = 4,
  96. },
  97. .endianness = DEVICE_NATIVE_ENDIAN,
  98. };
  99. static void puv3_ost_tick(void *opaque)
  100. {
  101. PUV3OSTState *s = opaque;
  102. DPRINTF("ost hit when ptimer counter from 0x%x to 0x%x!\n",
  103. s->reg_OSCR, s->reg_OSMR0);
  104. s->reg_OSCR = s->reg_OSMR0;
  105. if (s->reg_OIER) {
  106. s->reg_OSSR = 1;
  107. qemu_irq_raise(s->irq);
  108. }
  109. }
  110. static void puv3_ost_realize(DeviceState *dev, Error **errp)
  111. {
  112. PUV3OSTState *s = PUV3_OST(dev);
  113. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  114. s->reg_OIER = 0;
  115. s->reg_OSSR = 0;
  116. s->reg_OSMR0 = 0;
  117. s->reg_OSCR = 0;
  118. sysbus_init_irq(sbd, &s->irq);
  119. s->ptimer = ptimer_init(puv3_ost_tick, s, PTIMER_POLICY_DEFAULT);
  120. ptimer_transaction_begin(s->ptimer);
  121. ptimer_set_freq(s->ptimer, 50 * 1000 * 1000);
  122. ptimer_transaction_commit(s->ptimer);
  123. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost",
  124. PUV3_REGS_OFFSET);
  125. sysbus_init_mmio(sbd, &s->iomem);
  126. }
  127. static void puv3_ost_class_init(ObjectClass *klass, void *data)
  128. {
  129. DeviceClass *dc = DEVICE_CLASS(klass);
  130. dc->realize = puv3_ost_realize;
  131. }
  132. static const TypeInfo puv3_ost_info = {
  133. .name = TYPE_PUV3_OST,
  134. .parent = TYPE_SYS_BUS_DEVICE,
  135. .instance_size = sizeof(PUV3OSTState),
  136. .class_init = puv3_ost_class_init,
  137. };
  138. static void puv3_ost_register_type(void)
  139. {
  140. type_register_static(&puv3_ost_info);
  141. }
  142. type_init(puv3_ost_register_type)