sdhci.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825
  1. /*
  2. * SD Association Host Standard Specification v2.0 controller emulation
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * Mitsyanko Igor <i.mitsyanko@samsung.com>
  6. * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
  7. *
  8. * Based on MMC controller for Samsung S5PC1xx-based board emulation
  9. * by Alexey Merkulov and Vladimir Monakhov.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  19. * See the GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "qemu/error-report.h"
  27. #include "qapi/error.h"
  28. #include "hw/irq.h"
  29. #include "hw/qdev-properties.h"
  30. #include "sysemu/dma.h"
  31. #include "qemu/timer.h"
  32. #include "qemu/bitops.h"
  33. #include "hw/sd/sdhci.h"
  34. #include "migration/vmstate.h"
  35. #include "sdhci-internal.h"
  36. #include "qemu/log.h"
  37. #include "qemu/module.h"
  38. #include "trace.h"
  39. #include "qom/object.h"
  40. #define TYPE_SDHCI_BUS "sdhci-bus"
  41. /* This is reusing the SDBus typedef from SD_BUS */
  42. DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
  43. TYPE_SDHCI_BUS)
  44. #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
  45. static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
  46. {
  47. return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
  48. }
  49. /* return true on error */
  50. static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
  51. uint8_t freq, Error **errp)
  52. {
  53. if (s->sd_spec_version >= 3) {
  54. return false;
  55. }
  56. switch (freq) {
  57. case 0:
  58. case 10 ... 63:
  59. break;
  60. default:
  61. error_setg(errp, "SD %s clock frequency can have value"
  62. "in range 0-63 only", desc);
  63. return true;
  64. }
  65. return false;
  66. }
  67. static void sdhci_check_capareg(SDHCIState *s, Error **errp)
  68. {
  69. uint64_t msk = s->capareg;
  70. uint32_t val;
  71. bool y;
  72. switch (s->sd_spec_version) {
  73. case 4:
  74. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
  75. trace_sdhci_capareg("64-bit system bus (v4)", val);
  76. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
  77. val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
  78. trace_sdhci_capareg("UHS-II", val);
  79. msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
  80. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
  81. trace_sdhci_capareg("ADMA3", val);
  82. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
  83. /* fallthrough */
  84. case 3:
  85. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
  86. trace_sdhci_capareg("async interrupt", val);
  87. msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
  88. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
  89. if (val) {
  90. error_setg(errp, "slot-type not supported");
  91. return;
  92. }
  93. trace_sdhci_capareg("slot type", val);
  94. msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
  95. if (val != 2) {
  96. val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
  97. trace_sdhci_capareg("8-bit bus", val);
  98. }
  99. msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
  100. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
  101. trace_sdhci_capareg("bus speed mask", val);
  102. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
  103. val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
  104. trace_sdhci_capareg("driver strength mask", val);
  105. msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
  106. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
  107. trace_sdhci_capareg("timer re-tuning", val);
  108. msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
  109. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
  110. trace_sdhci_capareg("use SDR50 tuning", val);
  111. msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
  112. val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
  113. trace_sdhci_capareg("re-tuning mode", val);
  114. msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
  115. val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
  116. trace_sdhci_capareg("clock multiplier", val);
  117. msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
  118. /* fallthrough */
  119. case 2: /* default version */
  120. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
  121. trace_sdhci_capareg("ADMA2", val);
  122. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
  123. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
  124. trace_sdhci_capareg("ADMA1", val);
  125. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
  126. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
  127. trace_sdhci_capareg("64-bit system bus (v3)", val);
  128. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
  129. /* fallthrough */
  130. case 1:
  131. y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
  132. msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
  133. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
  134. trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
  135. if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
  136. return;
  137. }
  138. msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
  139. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
  140. trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
  141. if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
  142. return;
  143. }
  144. msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
  145. val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
  146. if (val >= 3) {
  147. error_setg(errp, "block size can be 512, 1024 or 2048 only");
  148. return;
  149. }
  150. trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
  151. msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
  152. val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
  153. trace_sdhci_capareg("high speed", val);
  154. msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
  155. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
  156. trace_sdhci_capareg("SDMA", val);
  157. msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
  158. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
  159. trace_sdhci_capareg("suspend/resume", val);
  160. msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
  161. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
  162. trace_sdhci_capareg("3.3v", val);
  163. msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
  164. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
  165. trace_sdhci_capareg("3.0v", val);
  166. msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
  167. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
  168. trace_sdhci_capareg("1.8v", val);
  169. msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
  170. break;
  171. default:
  172. error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
  173. }
  174. if (msk) {
  175. qemu_log_mask(LOG_UNIMP,
  176. "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
  177. }
  178. }
  179. static uint8_t sdhci_slotint(SDHCIState *s)
  180. {
  181. return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
  182. ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
  183. ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
  184. }
  185. static inline void sdhci_update_irq(SDHCIState *s)
  186. {
  187. qemu_set_irq(s->irq, sdhci_slotint(s));
  188. }
  189. static void sdhci_raise_insertion_irq(void *opaque)
  190. {
  191. SDHCIState *s = (SDHCIState *)opaque;
  192. if (s->norintsts & SDHC_NIS_REMOVE) {
  193. timer_mod(s->insert_timer,
  194. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  195. } else {
  196. s->prnsts = 0x1ff0000;
  197. if (s->norintstsen & SDHC_NISEN_INSERT) {
  198. s->norintsts |= SDHC_NIS_INSERT;
  199. }
  200. sdhci_update_irq(s);
  201. }
  202. }
  203. static void sdhci_set_inserted(DeviceState *dev, bool level)
  204. {
  205. SDHCIState *s = (SDHCIState *)dev;
  206. trace_sdhci_set_inserted(level ? "insert" : "eject");
  207. if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
  208. /* Give target some time to notice card ejection */
  209. timer_mod(s->insert_timer,
  210. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  211. } else {
  212. if (level) {
  213. s->prnsts = 0x1ff0000;
  214. if (s->norintstsen & SDHC_NISEN_INSERT) {
  215. s->norintsts |= SDHC_NIS_INSERT;
  216. }
  217. } else {
  218. s->prnsts = 0x1fa0000;
  219. s->pwrcon &= ~SDHC_POWER_ON;
  220. s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
  221. if (s->norintstsen & SDHC_NISEN_REMOVE) {
  222. s->norintsts |= SDHC_NIS_REMOVE;
  223. }
  224. }
  225. sdhci_update_irq(s);
  226. }
  227. }
  228. static void sdhci_set_readonly(DeviceState *dev, bool level)
  229. {
  230. SDHCIState *s = (SDHCIState *)dev;
  231. if (level) {
  232. s->prnsts &= ~SDHC_WRITE_PROTECT;
  233. } else {
  234. /* Write enabled */
  235. s->prnsts |= SDHC_WRITE_PROTECT;
  236. }
  237. }
  238. static void sdhci_reset(SDHCIState *s)
  239. {
  240. DeviceState *dev = DEVICE(s);
  241. timer_del(s->insert_timer);
  242. timer_del(s->transfer_timer);
  243. /* Set all registers to 0. Capabilities/Version registers are not cleared
  244. * and assumed to always preserve their value, given to them during
  245. * initialization */
  246. memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
  247. /* Reset other state based on current card insertion/readonly status */
  248. sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  249. sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  250. s->data_count = 0;
  251. s->stopped_state = sdhc_not_stopped;
  252. s->pending_insert_state = false;
  253. }
  254. static void sdhci_poweron_reset(DeviceState *dev)
  255. {
  256. /* QOM (ie power-on) reset. This is identical to reset
  257. * commanded via device register apart from handling of the
  258. * 'pending insert on powerup' quirk.
  259. */
  260. SDHCIState *s = (SDHCIState *)dev;
  261. sdhci_reset(s);
  262. if (s->pending_insert_quirk) {
  263. s->pending_insert_state = true;
  264. }
  265. }
  266. static void sdhci_data_transfer(void *opaque);
  267. static void sdhci_send_command(SDHCIState *s)
  268. {
  269. SDRequest request;
  270. uint8_t response[16];
  271. int rlen;
  272. s->errintsts = 0;
  273. s->acmd12errsts = 0;
  274. request.cmd = s->cmdreg >> 8;
  275. request.arg = s->argument;
  276. trace_sdhci_send_command(request.cmd, request.arg);
  277. rlen = sdbus_do_command(&s->sdbus, &request, response);
  278. if (s->cmdreg & SDHC_CMD_RESPONSE) {
  279. if (rlen == 4) {
  280. s->rspreg[0] = ldl_be_p(response);
  281. s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
  282. trace_sdhci_response4(s->rspreg[0]);
  283. } else if (rlen == 16) {
  284. s->rspreg[0] = ldl_be_p(&response[11]);
  285. s->rspreg[1] = ldl_be_p(&response[7]);
  286. s->rspreg[2] = ldl_be_p(&response[3]);
  287. s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
  288. response[2];
  289. trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
  290. s->rspreg[1], s->rspreg[0]);
  291. } else {
  292. trace_sdhci_error("timeout waiting for command response");
  293. if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
  294. s->errintsts |= SDHC_EIS_CMDTIMEOUT;
  295. s->norintsts |= SDHC_NIS_ERR;
  296. }
  297. }
  298. if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  299. (s->norintstsen & SDHC_NISEN_TRSCMP) &&
  300. (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
  301. s->norintsts |= SDHC_NIS_TRSCMP;
  302. }
  303. }
  304. if (s->norintstsen & SDHC_NISEN_CMDCMP) {
  305. s->norintsts |= SDHC_NIS_CMDCMP;
  306. }
  307. sdhci_update_irq(s);
  308. if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
  309. s->data_count = 0;
  310. sdhci_data_transfer(s);
  311. }
  312. }
  313. static void sdhci_end_transfer(SDHCIState *s)
  314. {
  315. /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
  316. if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
  317. SDRequest request;
  318. uint8_t response[16];
  319. request.cmd = 0x0C;
  320. request.arg = 0;
  321. trace_sdhci_end_transfer(request.cmd, request.arg);
  322. sdbus_do_command(&s->sdbus, &request, response);
  323. /* Auto CMD12 response goes to the upper Response register */
  324. s->rspreg[3] = ldl_be_p(response);
  325. }
  326. s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
  327. SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
  328. SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
  329. if (s->norintstsen & SDHC_NISEN_TRSCMP) {
  330. s->norintsts |= SDHC_NIS_TRSCMP;
  331. }
  332. sdhci_update_irq(s);
  333. }
  334. /*
  335. * Programmed i/o data transfer
  336. */
  337. #define BLOCK_SIZE_MASK (4 * KiB - 1)
  338. /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
  339. static void sdhci_read_block_from_card(SDHCIState *s)
  340. {
  341. const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
  342. if ((s->trnmod & SDHC_TRNS_MULTI) &&
  343. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
  344. return;
  345. }
  346. if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  347. /* Device is not in tuning */
  348. sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
  349. }
  350. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  351. /* Device is in tuning */
  352. s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
  353. s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
  354. s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
  355. SDHC_DATA_INHIBIT);
  356. goto read_done;
  357. }
  358. /* New data now available for READ through Buffer Port Register */
  359. s->prnsts |= SDHC_DATA_AVAILABLE;
  360. if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
  361. s->norintsts |= SDHC_NIS_RBUFRDY;
  362. }
  363. /* Clear DAT line active status if that was the last block */
  364. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  365. ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
  366. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  367. }
  368. /* If stop at block gap request was set and it's not the last block of
  369. * data - generate Block Event interrupt */
  370. if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
  371. s->blkcnt != 1) {
  372. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  373. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  374. s->norintsts |= SDHC_EIS_BLKGAP;
  375. }
  376. }
  377. read_done:
  378. sdhci_update_irq(s);
  379. }
  380. /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
  381. static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
  382. {
  383. uint32_t value = 0;
  384. int i;
  385. /* first check that a valid data exists in host controller input buffer */
  386. if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
  387. trace_sdhci_error("read from empty buffer");
  388. return 0;
  389. }
  390. for (i = 0; i < size; i++) {
  391. value |= s->fifo_buffer[s->data_count] << i * 8;
  392. s->data_count++;
  393. /* check if we've read all valid data (blksize bytes) from buffer */
  394. if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
  395. trace_sdhci_read_dataport(s->data_count);
  396. s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
  397. s->data_count = 0; /* next buff read must start at position [0] */
  398. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  399. s->blkcnt--;
  400. }
  401. /* if that was the last block of data */
  402. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  403. ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
  404. /* stop at gap request */
  405. (s->stopped_state == sdhc_gap_read &&
  406. !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
  407. sdhci_end_transfer(s);
  408. } else { /* if there are more data, read next block from card */
  409. sdhci_read_block_from_card(s);
  410. }
  411. break;
  412. }
  413. }
  414. return value;
  415. }
  416. /* Write data from host controller FIFO to card */
  417. static void sdhci_write_block_to_card(SDHCIState *s)
  418. {
  419. if (s->prnsts & SDHC_SPACE_AVAILABLE) {
  420. if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  421. s->norintsts |= SDHC_NIS_WBUFRDY;
  422. }
  423. sdhci_update_irq(s);
  424. return;
  425. }
  426. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  427. if (s->blkcnt == 0) {
  428. return;
  429. } else {
  430. s->blkcnt--;
  431. }
  432. }
  433. sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
  434. /* Next data can be written through BUFFER DATORT register */
  435. s->prnsts |= SDHC_SPACE_AVAILABLE;
  436. /* Finish transfer if that was the last block of data */
  437. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  438. ((s->trnmod & SDHC_TRNS_MULTI) &&
  439. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
  440. sdhci_end_transfer(s);
  441. } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  442. s->norintsts |= SDHC_NIS_WBUFRDY;
  443. }
  444. /* Generate Block Gap Event if requested and if not the last block */
  445. if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
  446. s->blkcnt > 0) {
  447. s->prnsts &= ~SDHC_DOING_WRITE;
  448. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  449. s->norintsts |= SDHC_EIS_BLKGAP;
  450. }
  451. sdhci_end_transfer(s);
  452. }
  453. sdhci_update_irq(s);
  454. }
  455. /* Write @size bytes of @value data to host controller @s Buffer Data Port
  456. * register */
  457. static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
  458. {
  459. unsigned i;
  460. /* Check that there is free space left in a buffer */
  461. if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
  462. trace_sdhci_error("Can't write to data buffer: buffer full");
  463. return;
  464. }
  465. for (i = 0; i < size; i++) {
  466. s->fifo_buffer[s->data_count] = value & 0xFF;
  467. s->data_count++;
  468. value >>= 8;
  469. if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
  470. trace_sdhci_write_dataport(s->data_count);
  471. s->data_count = 0;
  472. s->prnsts &= ~SDHC_SPACE_AVAILABLE;
  473. if (s->prnsts & SDHC_DOING_WRITE) {
  474. sdhci_write_block_to_card(s);
  475. }
  476. }
  477. }
  478. }
  479. /*
  480. * Single DMA data transfer
  481. */
  482. /* Multi block SDMA transfer */
  483. static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
  484. {
  485. bool page_aligned = false;
  486. unsigned int begin;
  487. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  488. uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
  489. uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
  490. if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
  491. qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
  492. return;
  493. }
  494. /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
  495. * possible stop at page boundary if initial address is not page aligned,
  496. * allow them to work properly */
  497. if ((s->sdmasysad % boundary_chk) == 0) {
  498. page_aligned = true;
  499. }
  500. if (s->trnmod & SDHC_TRNS_READ) {
  501. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  502. SDHC_DAT_LINE_ACTIVE;
  503. while (s->blkcnt) {
  504. if (s->data_count == 0) {
  505. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  506. }
  507. begin = s->data_count;
  508. if (((boundary_count + begin) < block_size) && page_aligned) {
  509. s->data_count = boundary_count + begin;
  510. boundary_count = 0;
  511. } else {
  512. s->data_count = block_size;
  513. boundary_count -= block_size - begin;
  514. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  515. s->blkcnt--;
  516. }
  517. }
  518. dma_memory_write(s->dma_as, s->sdmasysad,
  519. &s->fifo_buffer[begin], s->data_count - begin);
  520. s->sdmasysad += s->data_count - begin;
  521. if (s->data_count == block_size) {
  522. s->data_count = 0;
  523. }
  524. if (page_aligned && boundary_count == 0) {
  525. break;
  526. }
  527. }
  528. } else {
  529. s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
  530. SDHC_DAT_LINE_ACTIVE;
  531. while (s->blkcnt) {
  532. begin = s->data_count;
  533. if (((boundary_count + begin) < block_size) && page_aligned) {
  534. s->data_count = boundary_count + begin;
  535. boundary_count = 0;
  536. } else {
  537. s->data_count = block_size;
  538. boundary_count -= block_size - begin;
  539. }
  540. dma_memory_read(s->dma_as, s->sdmasysad,
  541. &s->fifo_buffer[begin], s->data_count - begin);
  542. s->sdmasysad += s->data_count - begin;
  543. if (s->data_count == block_size) {
  544. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  545. s->data_count = 0;
  546. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  547. s->blkcnt--;
  548. }
  549. }
  550. if (page_aligned && boundary_count == 0) {
  551. break;
  552. }
  553. }
  554. }
  555. if (s->blkcnt == 0) {
  556. sdhci_end_transfer(s);
  557. } else {
  558. if (s->norintstsen & SDHC_NISEN_DMA) {
  559. s->norintsts |= SDHC_NIS_DMA;
  560. }
  561. sdhci_update_irq(s);
  562. }
  563. }
  564. /* single block SDMA transfer */
  565. static void sdhci_sdma_transfer_single_block(SDHCIState *s)
  566. {
  567. uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
  568. if (s->trnmod & SDHC_TRNS_READ) {
  569. sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
  570. dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
  571. } else {
  572. dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
  573. sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
  574. }
  575. s->blkcnt--;
  576. sdhci_end_transfer(s);
  577. }
  578. typedef struct ADMADescr {
  579. hwaddr addr;
  580. uint16_t length;
  581. uint8_t attr;
  582. uint8_t incr;
  583. } ADMADescr;
  584. static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
  585. {
  586. uint32_t adma1 = 0;
  587. uint64_t adma2 = 0;
  588. hwaddr entry_addr = (hwaddr)s->admasysaddr;
  589. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  590. case SDHC_CTRL_ADMA2_32:
  591. dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2));
  592. adma2 = le64_to_cpu(adma2);
  593. /* The spec does not specify endianness of descriptor table.
  594. * We currently assume that it is LE.
  595. */
  596. dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
  597. dscr->length = (uint16_t)extract64(adma2, 16, 16);
  598. dscr->attr = (uint8_t)extract64(adma2, 0, 7);
  599. dscr->incr = 8;
  600. break;
  601. case SDHC_CTRL_ADMA1_32:
  602. dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1));
  603. adma1 = le32_to_cpu(adma1);
  604. dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
  605. dscr->attr = (uint8_t)extract32(adma1, 0, 7);
  606. dscr->incr = 4;
  607. if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
  608. dscr->length = (uint16_t)extract32(adma1, 12, 16);
  609. } else {
  610. dscr->length = 4 * KiB;
  611. }
  612. break;
  613. case SDHC_CTRL_ADMA2_64:
  614. dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1);
  615. dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2);
  616. dscr->length = le16_to_cpu(dscr->length);
  617. dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8);
  618. dscr->addr = le64_to_cpu(dscr->addr);
  619. dscr->attr &= (uint8_t) ~0xC0;
  620. dscr->incr = 12;
  621. break;
  622. }
  623. }
  624. /* Advanced DMA data transfer */
  625. static void sdhci_do_adma(SDHCIState *s)
  626. {
  627. unsigned int begin, length;
  628. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  629. ADMADescr dscr = {};
  630. int i;
  631. for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
  632. s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
  633. get_adma_description(s, &dscr);
  634. trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
  635. if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
  636. /* Indicate that error occurred in ST_FDS state */
  637. s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
  638. s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
  639. /* Generate ADMA error interrupt */
  640. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  641. s->errintsts |= SDHC_EIS_ADMAERR;
  642. s->norintsts |= SDHC_NIS_ERR;
  643. }
  644. sdhci_update_irq(s);
  645. return;
  646. }
  647. length = dscr.length ? dscr.length : 64 * KiB;
  648. switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
  649. case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
  650. if (s->trnmod & SDHC_TRNS_READ) {
  651. while (length) {
  652. if (s->data_count == 0) {
  653. sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
  654. }
  655. begin = s->data_count;
  656. if ((length + begin) < block_size) {
  657. s->data_count = length + begin;
  658. length = 0;
  659. } else {
  660. s->data_count = block_size;
  661. length -= block_size - begin;
  662. }
  663. dma_memory_write(s->dma_as, dscr.addr,
  664. &s->fifo_buffer[begin],
  665. s->data_count - begin);
  666. dscr.addr += s->data_count - begin;
  667. if (s->data_count == block_size) {
  668. s->data_count = 0;
  669. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  670. s->blkcnt--;
  671. if (s->blkcnt == 0) {
  672. break;
  673. }
  674. }
  675. }
  676. }
  677. } else {
  678. while (length) {
  679. begin = s->data_count;
  680. if ((length + begin) < block_size) {
  681. s->data_count = length + begin;
  682. length = 0;
  683. } else {
  684. s->data_count = block_size;
  685. length -= block_size - begin;
  686. }
  687. dma_memory_read(s->dma_as, dscr.addr,
  688. &s->fifo_buffer[begin],
  689. s->data_count - begin);
  690. dscr.addr += s->data_count - begin;
  691. if (s->data_count == block_size) {
  692. sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
  693. s->data_count = 0;
  694. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  695. s->blkcnt--;
  696. if (s->blkcnt == 0) {
  697. break;
  698. }
  699. }
  700. }
  701. }
  702. }
  703. s->admasysaddr += dscr.incr;
  704. break;
  705. case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
  706. s->admasysaddr = dscr.addr;
  707. trace_sdhci_adma("link", s->admasysaddr);
  708. break;
  709. default:
  710. s->admasysaddr += dscr.incr;
  711. break;
  712. }
  713. if (dscr.attr & SDHC_ADMA_ATTR_INT) {
  714. trace_sdhci_adma("interrupt", s->admasysaddr);
  715. if (s->norintstsen & SDHC_NISEN_DMA) {
  716. s->norintsts |= SDHC_NIS_DMA;
  717. }
  718. sdhci_update_irq(s);
  719. }
  720. /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
  721. if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  722. (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
  723. trace_sdhci_adma_transfer_completed();
  724. if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
  725. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  726. s->blkcnt != 0)) {
  727. trace_sdhci_error("SD/MMC host ADMA length mismatch");
  728. s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
  729. SDHC_ADMAERR_STATE_ST_TFR;
  730. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  731. trace_sdhci_error("Set ADMA error flag");
  732. s->errintsts |= SDHC_EIS_ADMAERR;
  733. s->norintsts |= SDHC_NIS_ERR;
  734. }
  735. sdhci_update_irq(s);
  736. }
  737. sdhci_end_transfer(s);
  738. return;
  739. }
  740. }
  741. /* we have unfinished business - reschedule to continue ADMA */
  742. timer_mod(s->transfer_timer,
  743. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
  744. }
  745. /* Perform data transfer according to controller configuration */
  746. static void sdhci_data_transfer(void *opaque)
  747. {
  748. SDHCIState *s = (SDHCIState *)opaque;
  749. if (s->trnmod & SDHC_TRNS_DMA) {
  750. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  751. case SDHC_CTRL_SDMA:
  752. if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
  753. sdhci_sdma_transfer_single_block(s);
  754. } else {
  755. sdhci_sdma_transfer_multi_blocks(s);
  756. }
  757. break;
  758. case SDHC_CTRL_ADMA1_32:
  759. if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
  760. trace_sdhci_error("ADMA1 not supported");
  761. break;
  762. }
  763. sdhci_do_adma(s);
  764. break;
  765. case SDHC_CTRL_ADMA2_32:
  766. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
  767. trace_sdhci_error("ADMA2 not supported");
  768. break;
  769. }
  770. sdhci_do_adma(s);
  771. break;
  772. case SDHC_CTRL_ADMA2_64:
  773. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
  774. !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
  775. trace_sdhci_error("64 bit ADMA not supported");
  776. break;
  777. }
  778. sdhci_do_adma(s);
  779. break;
  780. default:
  781. trace_sdhci_error("Unsupported DMA type");
  782. break;
  783. }
  784. } else {
  785. if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
  786. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  787. SDHC_DAT_LINE_ACTIVE;
  788. sdhci_read_block_from_card(s);
  789. } else {
  790. s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
  791. SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
  792. sdhci_write_block_to_card(s);
  793. }
  794. }
  795. }
  796. static bool sdhci_can_issue_command(SDHCIState *s)
  797. {
  798. if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
  799. (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
  800. ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
  801. ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
  802. !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
  803. return false;
  804. }
  805. return true;
  806. }
  807. /* The Buffer Data Port register must be accessed in sequential and
  808. * continuous manner */
  809. static inline bool
  810. sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
  811. {
  812. if ((s->data_count & 0x3) != byte_num) {
  813. trace_sdhci_error("Non-sequential access to Buffer Data Port register"
  814. "is prohibited\n");
  815. return false;
  816. }
  817. return true;
  818. }
  819. static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
  820. {
  821. SDHCIState *s = (SDHCIState *)opaque;
  822. uint32_t ret = 0;
  823. switch (offset & ~0x3) {
  824. case SDHC_SYSAD:
  825. ret = s->sdmasysad;
  826. break;
  827. case SDHC_BLKSIZE:
  828. ret = s->blksize | (s->blkcnt << 16);
  829. break;
  830. case SDHC_ARGUMENT:
  831. ret = s->argument;
  832. break;
  833. case SDHC_TRNMOD:
  834. ret = s->trnmod | (s->cmdreg << 16);
  835. break;
  836. case SDHC_RSPREG0 ... SDHC_RSPREG3:
  837. ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
  838. break;
  839. case SDHC_BDATA:
  840. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  841. ret = sdhci_read_dataport(s, size);
  842. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  843. return ret;
  844. }
  845. break;
  846. case SDHC_PRNSTS:
  847. ret = s->prnsts;
  848. ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
  849. sdbus_get_dat_lines(&s->sdbus));
  850. ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
  851. sdbus_get_cmd_line(&s->sdbus));
  852. break;
  853. case SDHC_HOSTCTL:
  854. ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
  855. (s->wakcon << 24);
  856. break;
  857. case SDHC_CLKCON:
  858. ret = s->clkcon | (s->timeoutcon << 16);
  859. break;
  860. case SDHC_NORINTSTS:
  861. ret = s->norintsts | (s->errintsts << 16);
  862. break;
  863. case SDHC_NORINTSTSEN:
  864. ret = s->norintstsen | (s->errintstsen << 16);
  865. break;
  866. case SDHC_NORINTSIGEN:
  867. ret = s->norintsigen | (s->errintsigen << 16);
  868. break;
  869. case SDHC_ACMD12ERRSTS:
  870. ret = s->acmd12errsts | (s->hostctl2 << 16);
  871. break;
  872. case SDHC_CAPAB:
  873. ret = (uint32_t)s->capareg;
  874. break;
  875. case SDHC_CAPAB + 4:
  876. ret = (uint32_t)(s->capareg >> 32);
  877. break;
  878. case SDHC_MAXCURR:
  879. ret = (uint32_t)s->maxcurr;
  880. break;
  881. case SDHC_MAXCURR + 4:
  882. ret = (uint32_t)(s->maxcurr >> 32);
  883. break;
  884. case SDHC_ADMAERR:
  885. ret = s->admaerr;
  886. break;
  887. case SDHC_ADMASYSADDR:
  888. ret = (uint32_t)s->admasysaddr;
  889. break;
  890. case SDHC_ADMASYSADDR + 4:
  891. ret = (uint32_t)(s->admasysaddr >> 32);
  892. break;
  893. case SDHC_SLOT_INT_STATUS:
  894. ret = (s->version << 16) | sdhci_slotint(s);
  895. break;
  896. default:
  897. qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
  898. "not implemented\n", size, offset);
  899. break;
  900. }
  901. ret >>= (offset & 0x3) * 8;
  902. ret &= (1ULL << (size * 8)) - 1;
  903. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  904. return ret;
  905. }
  906. static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
  907. {
  908. if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
  909. return;
  910. }
  911. s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
  912. if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
  913. (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
  914. if (s->stopped_state == sdhc_gap_read) {
  915. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
  916. sdhci_read_block_from_card(s);
  917. } else {
  918. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
  919. sdhci_write_block_to_card(s);
  920. }
  921. s->stopped_state = sdhc_not_stopped;
  922. } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
  923. if (s->prnsts & SDHC_DOING_READ) {
  924. s->stopped_state = sdhc_gap_read;
  925. } else if (s->prnsts & SDHC_DOING_WRITE) {
  926. s->stopped_state = sdhc_gap_write;
  927. }
  928. }
  929. }
  930. static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
  931. {
  932. switch (value) {
  933. case SDHC_RESET_ALL:
  934. sdhci_reset(s);
  935. break;
  936. case SDHC_RESET_CMD:
  937. s->prnsts &= ~SDHC_CMD_INHIBIT;
  938. s->norintsts &= ~SDHC_NIS_CMDCMP;
  939. break;
  940. case SDHC_RESET_DATA:
  941. s->data_count = 0;
  942. s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
  943. SDHC_DOING_READ | SDHC_DOING_WRITE |
  944. SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
  945. s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
  946. s->stopped_state = sdhc_not_stopped;
  947. s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
  948. SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
  949. break;
  950. }
  951. }
  952. static void
  953. sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  954. {
  955. SDHCIState *s = (SDHCIState *)opaque;
  956. unsigned shift = 8 * (offset & 0x3);
  957. uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
  958. uint32_t value = val;
  959. value <<= shift;
  960. switch (offset & ~0x3) {
  961. case SDHC_SYSAD:
  962. s->sdmasysad = (s->sdmasysad & mask) | value;
  963. MASKED_WRITE(s->sdmasysad, mask, value);
  964. /* Writing to last byte of sdmasysad might trigger transfer */
  965. if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
  966. s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
  967. if (s->trnmod & SDHC_TRNS_MULTI) {
  968. sdhci_sdma_transfer_multi_blocks(s);
  969. } else {
  970. sdhci_sdma_transfer_single_block(s);
  971. }
  972. }
  973. break;
  974. case SDHC_BLKSIZE:
  975. if (!TRANSFERRING_DATA(s->prnsts)) {
  976. MASKED_WRITE(s->blksize, mask, value);
  977. MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
  978. }
  979. /* Limit block size to the maximum buffer size */
  980. if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
  981. qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
  982. "the maximum buffer 0x%x", __func__, s->blksize,
  983. s->buf_maxsz);
  984. s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
  985. }
  986. break;
  987. case SDHC_ARGUMENT:
  988. MASKED_WRITE(s->argument, mask, value);
  989. break;
  990. case SDHC_TRNMOD:
  991. /* DMA can be enabled only if it is supported as indicated by
  992. * capabilities register */
  993. if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
  994. value &= ~SDHC_TRNS_DMA;
  995. }
  996. MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
  997. MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
  998. /* Writing to the upper byte of CMDREG triggers SD command generation */
  999. if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
  1000. break;
  1001. }
  1002. sdhci_send_command(s);
  1003. break;
  1004. case SDHC_BDATA:
  1005. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  1006. sdhci_write_dataport(s, value >> shift, size);
  1007. }
  1008. break;
  1009. case SDHC_HOSTCTL:
  1010. if (!(mask & 0xFF0000)) {
  1011. sdhci_blkgap_write(s, value >> 16);
  1012. }
  1013. MASKED_WRITE(s->hostctl1, mask, value);
  1014. MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
  1015. MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
  1016. if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
  1017. !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
  1018. s->pwrcon &= ~SDHC_POWER_ON;
  1019. }
  1020. break;
  1021. case SDHC_CLKCON:
  1022. if (!(mask & 0xFF000000)) {
  1023. sdhci_reset_write(s, value >> 24);
  1024. }
  1025. MASKED_WRITE(s->clkcon, mask, value);
  1026. MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
  1027. if (s->clkcon & SDHC_CLOCK_INT_EN) {
  1028. s->clkcon |= SDHC_CLOCK_INT_STABLE;
  1029. } else {
  1030. s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
  1031. }
  1032. break;
  1033. case SDHC_NORINTSTS:
  1034. if (s->norintstsen & SDHC_NISEN_CARDINT) {
  1035. value &= ~SDHC_NIS_CARDINT;
  1036. }
  1037. s->norintsts &= mask | ~value;
  1038. s->errintsts &= (mask >> 16) | ~(value >> 16);
  1039. if (s->errintsts) {
  1040. s->norintsts |= SDHC_NIS_ERR;
  1041. } else {
  1042. s->norintsts &= ~SDHC_NIS_ERR;
  1043. }
  1044. sdhci_update_irq(s);
  1045. break;
  1046. case SDHC_NORINTSTSEN:
  1047. MASKED_WRITE(s->norintstsen, mask, value);
  1048. MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
  1049. s->norintsts &= s->norintstsen;
  1050. s->errintsts &= s->errintstsen;
  1051. if (s->errintsts) {
  1052. s->norintsts |= SDHC_NIS_ERR;
  1053. } else {
  1054. s->norintsts &= ~SDHC_NIS_ERR;
  1055. }
  1056. /* Quirk for Raspberry Pi: pending card insert interrupt
  1057. * appears when first enabled after power on */
  1058. if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
  1059. assert(s->pending_insert_quirk);
  1060. s->norintsts |= SDHC_NIS_INSERT;
  1061. s->pending_insert_state = false;
  1062. }
  1063. sdhci_update_irq(s);
  1064. break;
  1065. case SDHC_NORINTSIGEN:
  1066. MASKED_WRITE(s->norintsigen, mask, value);
  1067. MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
  1068. sdhci_update_irq(s);
  1069. break;
  1070. case SDHC_ADMAERR:
  1071. MASKED_WRITE(s->admaerr, mask, value);
  1072. break;
  1073. case SDHC_ADMASYSADDR:
  1074. s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
  1075. (uint64_t)mask)) | (uint64_t)value;
  1076. break;
  1077. case SDHC_ADMASYSADDR + 4:
  1078. s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
  1079. ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
  1080. break;
  1081. case SDHC_FEAER:
  1082. s->acmd12errsts |= value;
  1083. s->errintsts |= (value >> 16) & s->errintstsen;
  1084. if (s->acmd12errsts) {
  1085. s->errintsts |= SDHC_EIS_CMD12ERR;
  1086. }
  1087. if (s->errintsts) {
  1088. s->norintsts |= SDHC_NIS_ERR;
  1089. }
  1090. sdhci_update_irq(s);
  1091. break;
  1092. case SDHC_ACMD12ERRSTS:
  1093. MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
  1094. if (s->uhs_mode >= UHS_I) {
  1095. MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
  1096. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
  1097. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
  1098. } else {
  1099. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
  1100. }
  1101. }
  1102. break;
  1103. case SDHC_CAPAB:
  1104. case SDHC_CAPAB + 4:
  1105. case SDHC_MAXCURR:
  1106. case SDHC_MAXCURR + 4:
  1107. qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
  1108. " <- 0x%08x read-only\n", size, offset, value >> shift);
  1109. break;
  1110. default:
  1111. qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
  1112. "not implemented\n", size, offset, value >> shift);
  1113. break;
  1114. }
  1115. trace_sdhci_access("wr", size << 3, offset, "<-",
  1116. value >> shift, value >> shift);
  1117. }
  1118. static const MemoryRegionOps sdhci_mmio_ops = {
  1119. .read = sdhci_read,
  1120. .write = sdhci_write,
  1121. .valid = {
  1122. .min_access_size = 1,
  1123. .max_access_size = 4,
  1124. .unaligned = false
  1125. },
  1126. .endianness = DEVICE_LITTLE_ENDIAN,
  1127. };
  1128. static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
  1129. {
  1130. ERRP_GUARD();
  1131. switch (s->sd_spec_version) {
  1132. case 2 ... 3:
  1133. break;
  1134. default:
  1135. error_setg(errp, "Only Spec v2/v3 are supported");
  1136. return;
  1137. }
  1138. s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
  1139. sdhci_check_capareg(s, errp);
  1140. if (*errp) {
  1141. return;
  1142. }
  1143. }
  1144. /* --- qdev common --- */
  1145. void sdhci_initfn(SDHCIState *s)
  1146. {
  1147. qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
  1148. TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
  1149. s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
  1150. s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
  1151. s->io_ops = &sdhci_mmio_ops;
  1152. }
  1153. void sdhci_uninitfn(SDHCIState *s)
  1154. {
  1155. timer_del(s->insert_timer);
  1156. timer_free(s->insert_timer);
  1157. timer_del(s->transfer_timer);
  1158. timer_free(s->transfer_timer);
  1159. g_free(s->fifo_buffer);
  1160. s->fifo_buffer = NULL;
  1161. }
  1162. void sdhci_common_realize(SDHCIState *s, Error **errp)
  1163. {
  1164. ERRP_GUARD();
  1165. sdhci_init_readonly_registers(s, errp);
  1166. if (*errp) {
  1167. return;
  1168. }
  1169. s->buf_maxsz = sdhci_get_fifolen(s);
  1170. s->fifo_buffer = g_malloc0(s->buf_maxsz);
  1171. memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
  1172. SDHC_REGISTERS_MAP_SIZE);
  1173. }
  1174. void sdhci_common_unrealize(SDHCIState *s)
  1175. {
  1176. /* This function is expected to be called only once for each class:
  1177. * - SysBus: via DeviceClass->unrealize(),
  1178. * - PCI: via PCIDeviceClass->exit().
  1179. * However to avoid double-free and/or use-after-free we still nullify
  1180. * this variable (better safe than sorry!). */
  1181. g_free(s->fifo_buffer);
  1182. s->fifo_buffer = NULL;
  1183. }
  1184. static bool sdhci_pending_insert_vmstate_needed(void *opaque)
  1185. {
  1186. SDHCIState *s = opaque;
  1187. return s->pending_insert_state;
  1188. }
  1189. static const VMStateDescription sdhci_pending_insert_vmstate = {
  1190. .name = "sdhci/pending-insert",
  1191. .version_id = 1,
  1192. .minimum_version_id = 1,
  1193. .needed = sdhci_pending_insert_vmstate_needed,
  1194. .fields = (VMStateField[]) {
  1195. VMSTATE_BOOL(pending_insert_state, SDHCIState),
  1196. VMSTATE_END_OF_LIST()
  1197. },
  1198. };
  1199. const VMStateDescription sdhci_vmstate = {
  1200. .name = "sdhci",
  1201. .version_id = 1,
  1202. .minimum_version_id = 1,
  1203. .fields = (VMStateField[]) {
  1204. VMSTATE_UINT32(sdmasysad, SDHCIState),
  1205. VMSTATE_UINT16(blksize, SDHCIState),
  1206. VMSTATE_UINT16(blkcnt, SDHCIState),
  1207. VMSTATE_UINT32(argument, SDHCIState),
  1208. VMSTATE_UINT16(trnmod, SDHCIState),
  1209. VMSTATE_UINT16(cmdreg, SDHCIState),
  1210. VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
  1211. VMSTATE_UINT32(prnsts, SDHCIState),
  1212. VMSTATE_UINT8(hostctl1, SDHCIState),
  1213. VMSTATE_UINT8(pwrcon, SDHCIState),
  1214. VMSTATE_UINT8(blkgap, SDHCIState),
  1215. VMSTATE_UINT8(wakcon, SDHCIState),
  1216. VMSTATE_UINT16(clkcon, SDHCIState),
  1217. VMSTATE_UINT8(timeoutcon, SDHCIState),
  1218. VMSTATE_UINT8(admaerr, SDHCIState),
  1219. VMSTATE_UINT16(norintsts, SDHCIState),
  1220. VMSTATE_UINT16(errintsts, SDHCIState),
  1221. VMSTATE_UINT16(norintstsen, SDHCIState),
  1222. VMSTATE_UINT16(errintstsen, SDHCIState),
  1223. VMSTATE_UINT16(norintsigen, SDHCIState),
  1224. VMSTATE_UINT16(errintsigen, SDHCIState),
  1225. VMSTATE_UINT16(acmd12errsts, SDHCIState),
  1226. VMSTATE_UINT16(data_count, SDHCIState),
  1227. VMSTATE_UINT64(admasysaddr, SDHCIState),
  1228. VMSTATE_UINT8(stopped_state, SDHCIState),
  1229. VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
  1230. VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
  1231. VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
  1232. VMSTATE_END_OF_LIST()
  1233. },
  1234. .subsections = (const VMStateDescription*[]) {
  1235. &sdhci_pending_insert_vmstate,
  1236. NULL
  1237. },
  1238. };
  1239. void sdhci_common_class_init(ObjectClass *klass, void *data)
  1240. {
  1241. DeviceClass *dc = DEVICE_CLASS(klass);
  1242. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1243. dc->vmsd = &sdhci_vmstate;
  1244. dc->reset = sdhci_poweron_reset;
  1245. }
  1246. /* --- qdev SysBus --- */
  1247. static Property sdhci_sysbus_properties[] = {
  1248. DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
  1249. DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
  1250. false),
  1251. DEFINE_PROP_LINK("dma", SDHCIState,
  1252. dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
  1253. DEFINE_PROP_END_OF_LIST(),
  1254. };
  1255. static void sdhci_sysbus_init(Object *obj)
  1256. {
  1257. SDHCIState *s = SYSBUS_SDHCI(obj);
  1258. sdhci_initfn(s);
  1259. }
  1260. static void sdhci_sysbus_finalize(Object *obj)
  1261. {
  1262. SDHCIState *s = SYSBUS_SDHCI(obj);
  1263. if (s->dma_mr) {
  1264. object_unparent(OBJECT(s->dma_mr));
  1265. }
  1266. sdhci_uninitfn(s);
  1267. }
  1268. static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
  1269. {
  1270. ERRP_GUARD();
  1271. SDHCIState *s = SYSBUS_SDHCI(dev);
  1272. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1273. sdhci_common_realize(s, errp);
  1274. if (*errp) {
  1275. return;
  1276. }
  1277. if (s->dma_mr) {
  1278. s->dma_as = &s->sysbus_dma_as;
  1279. address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
  1280. } else {
  1281. /* use system_memory() if property "dma" not set */
  1282. s->dma_as = &address_space_memory;
  1283. }
  1284. sysbus_init_irq(sbd, &s->irq);
  1285. sysbus_init_mmio(sbd, &s->iomem);
  1286. }
  1287. static void sdhci_sysbus_unrealize(DeviceState *dev)
  1288. {
  1289. SDHCIState *s = SYSBUS_SDHCI(dev);
  1290. sdhci_common_unrealize(s);
  1291. if (s->dma_mr) {
  1292. address_space_destroy(s->dma_as);
  1293. }
  1294. }
  1295. static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
  1296. {
  1297. DeviceClass *dc = DEVICE_CLASS(klass);
  1298. device_class_set_props(dc, sdhci_sysbus_properties);
  1299. dc->realize = sdhci_sysbus_realize;
  1300. dc->unrealize = sdhci_sysbus_unrealize;
  1301. sdhci_common_class_init(klass, data);
  1302. }
  1303. static const TypeInfo sdhci_sysbus_info = {
  1304. .name = TYPE_SYSBUS_SDHCI,
  1305. .parent = TYPE_SYS_BUS_DEVICE,
  1306. .instance_size = sizeof(SDHCIState),
  1307. .instance_init = sdhci_sysbus_init,
  1308. .instance_finalize = sdhci_sysbus_finalize,
  1309. .class_init = sdhci_sysbus_class_init,
  1310. };
  1311. /* --- qdev bus master --- */
  1312. static void sdhci_bus_class_init(ObjectClass *klass, void *data)
  1313. {
  1314. SDBusClass *sbc = SD_BUS_CLASS(klass);
  1315. sbc->set_inserted = sdhci_set_inserted;
  1316. sbc->set_readonly = sdhci_set_readonly;
  1317. }
  1318. static const TypeInfo sdhci_bus_info = {
  1319. .name = TYPE_SDHCI_BUS,
  1320. .parent = TYPE_SD_BUS,
  1321. .instance_size = sizeof(SDBus),
  1322. .class_init = sdhci_bus_class_init,
  1323. };
  1324. /* --- qdev i.MX eSDHC --- */
  1325. static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
  1326. {
  1327. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1328. uint32_t ret;
  1329. uint16_t hostctl1;
  1330. switch (offset) {
  1331. default:
  1332. return sdhci_read(opaque, offset, size);
  1333. case SDHC_HOSTCTL:
  1334. /*
  1335. * For a detailed explanation on the following bit
  1336. * manipulation code see comments in a similar part of
  1337. * usdhc_write()
  1338. */
  1339. hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
  1340. if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
  1341. hostctl1 |= ESDHC_CTRL_8BITBUS;
  1342. }
  1343. if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
  1344. hostctl1 |= ESDHC_CTRL_4BITBUS;
  1345. }
  1346. ret = hostctl1;
  1347. ret |= (uint32_t)s->blkgap << 16;
  1348. ret |= (uint32_t)s->wakcon << 24;
  1349. break;
  1350. case SDHC_PRNSTS:
  1351. /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
  1352. ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
  1353. if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
  1354. ret |= ESDHC_PRNSTS_SDSTB;
  1355. }
  1356. break;
  1357. case ESDHC_VENDOR_SPEC:
  1358. ret = s->vendor_spec;
  1359. break;
  1360. case ESDHC_DLL_CTRL:
  1361. case ESDHC_TUNE_CTRL_STATUS:
  1362. case ESDHC_UNDOCUMENTED_REG27:
  1363. case ESDHC_TUNING_CTRL:
  1364. case ESDHC_MIX_CTRL:
  1365. case ESDHC_WTMK_LVL:
  1366. ret = 0;
  1367. break;
  1368. }
  1369. return ret;
  1370. }
  1371. static void
  1372. usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1373. {
  1374. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1375. uint8_t hostctl1;
  1376. uint32_t value = (uint32_t)val;
  1377. switch (offset) {
  1378. case ESDHC_DLL_CTRL:
  1379. case ESDHC_TUNE_CTRL_STATUS:
  1380. case ESDHC_UNDOCUMENTED_REG27:
  1381. case ESDHC_TUNING_CTRL:
  1382. case ESDHC_WTMK_LVL:
  1383. break;
  1384. case ESDHC_VENDOR_SPEC:
  1385. s->vendor_spec = value;
  1386. switch (s->vendor) {
  1387. case SDHCI_VENDOR_IMX:
  1388. if (value & ESDHC_IMX_FRC_SDCLK_ON) {
  1389. s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
  1390. } else {
  1391. s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
  1392. }
  1393. break;
  1394. default:
  1395. break;
  1396. }
  1397. break;
  1398. case SDHC_HOSTCTL:
  1399. /*
  1400. * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
  1401. *
  1402. * 7 6 5 4 3 2 1 0
  1403. * |-----------+--------+--------+-----------+----------+---------|
  1404. * | Card | Card | Endian | DATA3 | Data | Led |
  1405. * | Detect | Detect | Mode | as Card | Transfer | Control |
  1406. * | Signal | Test | | Detection | Width | |
  1407. * | Selection | Level | | Pin | | |
  1408. * |-----------+--------+--------+-----------+----------+---------|
  1409. *
  1410. * and 0x29
  1411. *
  1412. * 15 10 9 8
  1413. * |----------+------|
  1414. * | Reserved | DMA |
  1415. * | | Sel. |
  1416. * | | |
  1417. * |----------+------|
  1418. *
  1419. * and here's what SDCHI spec expects those offsets to be:
  1420. *
  1421. * 0x28 (Host Control Register)
  1422. *
  1423. * 7 6 5 4 3 2 1 0
  1424. * |--------+--------+----------+------+--------+----------+---------|
  1425. * | Card | Card | Extended | DMA | High | Data | LED |
  1426. * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
  1427. * | Signal | Test | Transfer | | Enable | Width | |
  1428. * | Sel. | Level | Width | | | | |
  1429. * |--------+--------+----------+------+--------+----------+---------|
  1430. *
  1431. * and 0x29 (Power Control Register)
  1432. *
  1433. * |----------------------------------|
  1434. * | Power Control Register |
  1435. * | |
  1436. * | Description omitted, |
  1437. * | since it has no analog in ESDHCI |
  1438. * | |
  1439. * |----------------------------------|
  1440. *
  1441. * Since offsets 0x2A and 0x2B should be compatible between
  1442. * both IP specs we only need to reconcile least 16-bit of the
  1443. * word we've been given.
  1444. */
  1445. /*
  1446. * First, save bits 7 6 and 0 since they are identical
  1447. */
  1448. hostctl1 = value & (SDHC_CTRL_LED |
  1449. SDHC_CTRL_CDTEST_INS |
  1450. SDHC_CTRL_CDTEST_EN);
  1451. /*
  1452. * Second, split "Data Transfer Width" from bits 2 and 1 in to
  1453. * bits 5 and 1
  1454. */
  1455. if (value & ESDHC_CTRL_8BITBUS) {
  1456. hostctl1 |= SDHC_CTRL_8BITBUS;
  1457. }
  1458. if (value & ESDHC_CTRL_4BITBUS) {
  1459. hostctl1 |= ESDHC_CTRL_4BITBUS;
  1460. }
  1461. /*
  1462. * Third, move DMA select from bits 9 and 8 to bits 4 and 3
  1463. */
  1464. hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
  1465. /*
  1466. * Now place the corrected value into low 16-bit of the value
  1467. * we are going to give standard SDHCI write function
  1468. *
  1469. * NOTE: This transformation should be the inverse of what can
  1470. * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
  1471. * kernel
  1472. */
  1473. value &= ~UINT16_MAX;
  1474. value |= hostctl1;
  1475. value |= (uint16_t)s->pwrcon << 8;
  1476. sdhci_write(opaque, offset, value, size);
  1477. break;
  1478. case ESDHC_MIX_CTRL:
  1479. /*
  1480. * So, when SD/MMC stack in Linux tries to write to "Transfer
  1481. * Mode Register", ESDHC i.MX quirk code will translate it
  1482. * into a write to ESDHC_MIX_CTRL, so we do the opposite in
  1483. * order to get where we started
  1484. *
  1485. * Note that Auto CMD23 Enable bit is located in a wrong place
  1486. * on i.MX, but since it is not used by QEMU we do not care.
  1487. *
  1488. * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
  1489. * here becuase it will result in a call to
  1490. * sdhci_send_command(s) which we don't want.
  1491. *
  1492. */
  1493. s->trnmod = value & UINT16_MAX;
  1494. break;
  1495. case SDHC_TRNMOD:
  1496. /*
  1497. * Similar to above, but this time a write to "Command
  1498. * Register" will be translated into a 4-byte write to
  1499. * "Transfer Mode register" where lower 16-bit of value would
  1500. * be set to zero. So what we do is fill those bits with
  1501. * cached value from s->trnmod and let the SDHCI
  1502. * infrastructure handle the rest
  1503. */
  1504. sdhci_write(opaque, offset, val | s->trnmod, size);
  1505. break;
  1506. case SDHC_BLKSIZE:
  1507. /*
  1508. * ESDHCI does not implement "Host SDMA Buffer Boundary", and
  1509. * Linux driver will try to zero this field out which will
  1510. * break the rest of SDHCI emulation.
  1511. *
  1512. * Linux defaults to maximum possible setting (512K boundary)
  1513. * and it seems to be the only option that i.MX IP implements,
  1514. * so we artificially set it to that value.
  1515. */
  1516. val |= 0x7 << 12;
  1517. /* FALLTHROUGH */
  1518. default:
  1519. sdhci_write(opaque, offset, val, size);
  1520. break;
  1521. }
  1522. }
  1523. static const MemoryRegionOps usdhc_mmio_ops = {
  1524. .read = usdhc_read,
  1525. .write = usdhc_write,
  1526. .valid = {
  1527. .min_access_size = 1,
  1528. .max_access_size = 4,
  1529. .unaligned = false
  1530. },
  1531. .endianness = DEVICE_LITTLE_ENDIAN,
  1532. };
  1533. static void imx_usdhc_init(Object *obj)
  1534. {
  1535. SDHCIState *s = SYSBUS_SDHCI(obj);
  1536. s->io_ops = &usdhc_mmio_ops;
  1537. s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
  1538. }
  1539. static const TypeInfo imx_usdhc_info = {
  1540. .name = TYPE_IMX_USDHC,
  1541. .parent = TYPE_SYSBUS_SDHCI,
  1542. .instance_init = imx_usdhc_init,
  1543. };
  1544. /* --- qdev Samsung s3c --- */
  1545. #define S3C_SDHCI_CONTROL2 0x80
  1546. #define S3C_SDHCI_CONTROL3 0x84
  1547. #define S3C_SDHCI_CONTROL4 0x8c
  1548. static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
  1549. {
  1550. uint64_t ret;
  1551. switch (offset) {
  1552. case S3C_SDHCI_CONTROL2:
  1553. case S3C_SDHCI_CONTROL3:
  1554. case S3C_SDHCI_CONTROL4:
  1555. /* ignore */
  1556. ret = 0;
  1557. break;
  1558. default:
  1559. ret = sdhci_read(opaque, offset, size);
  1560. break;
  1561. }
  1562. return ret;
  1563. }
  1564. static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
  1565. unsigned size)
  1566. {
  1567. switch (offset) {
  1568. case S3C_SDHCI_CONTROL2:
  1569. case S3C_SDHCI_CONTROL3:
  1570. case S3C_SDHCI_CONTROL4:
  1571. /* ignore */
  1572. break;
  1573. default:
  1574. sdhci_write(opaque, offset, val, size);
  1575. break;
  1576. }
  1577. }
  1578. static const MemoryRegionOps sdhci_s3c_mmio_ops = {
  1579. .read = sdhci_s3c_read,
  1580. .write = sdhci_s3c_write,
  1581. .valid = {
  1582. .min_access_size = 1,
  1583. .max_access_size = 4,
  1584. .unaligned = false
  1585. },
  1586. .endianness = DEVICE_LITTLE_ENDIAN,
  1587. };
  1588. static void sdhci_s3c_init(Object *obj)
  1589. {
  1590. SDHCIState *s = SYSBUS_SDHCI(obj);
  1591. s->io_ops = &sdhci_s3c_mmio_ops;
  1592. }
  1593. static const TypeInfo sdhci_s3c_info = {
  1594. .name = TYPE_S3C_SDHCI ,
  1595. .parent = TYPE_SYSBUS_SDHCI,
  1596. .instance_init = sdhci_s3c_init,
  1597. };
  1598. static void sdhci_register_types(void)
  1599. {
  1600. type_register_static(&sdhci_sysbus_info);
  1601. type_register_static(&sdhci_bus_info);
  1602. type_register_static(&imx_usdhc_info);
  1603. type_register_static(&sdhci_s3c_info);
  1604. }
  1605. type_init(sdhci_register_types)