2
0

cadence_sdhci.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * Cadence SDHCI emulation
  3. *
  4. * Copyright (c) 2020 Wind River Systems, Inc.
  5. *
  6. * Author:
  7. * Bin Meng <bin.meng@windriver.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 or
  12. * (at your option) version 3 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include "qemu/osdep.h"
  23. #include "qemu/bitops.h"
  24. #include "qemu/error-report.h"
  25. #include "qemu/log.h"
  26. #include "qapi/error.h"
  27. #include "migration/vmstate.h"
  28. #include "hw/irq.h"
  29. #include "hw/sd/cadence_sdhci.h"
  30. #include "sdhci-internal.h"
  31. /* HRS - Host Register Set (specific to Cadence) */
  32. #define CADENCE_SDHCI_HRS00 0x00 /* general information */
  33. #define CADENCE_SDHCI_HRS00_SWR BIT(0)
  34. #define CADENCE_SDHCI_HRS00_POR_VAL 0x00010000
  35. #define CADENCE_SDHCI_HRS04 0x10 /* PHY access port */
  36. #define CADENCE_SDHCI_HRS04_WR BIT(24)
  37. #define CADENCE_SDHCI_HRS04_RD BIT(25)
  38. #define CADENCE_SDHCI_HRS04_ACK BIT(26)
  39. #define CADENCE_SDHCI_HRS06 0x18 /* eMMC control */
  40. #define CADENCE_SDHCI_HRS06_TUNE_UP BIT(15)
  41. /* SRS - Slot Register Set (SDHCI-compatible) */
  42. #define CADENCE_SDHCI_SRS_BASE 0x200
  43. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  44. static void cadence_sdhci_instance_init(Object *obj)
  45. {
  46. CadenceSDHCIState *s = CADENCE_SDHCI(obj);
  47. object_initialize_child(OBJECT(s), "generic-sdhci",
  48. &s->sdhci, TYPE_SYSBUS_SDHCI);
  49. }
  50. static void cadence_sdhci_reset(DeviceState *dev)
  51. {
  52. CadenceSDHCIState *s = CADENCE_SDHCI(dev);
  53. memset(s->regs, 0, CADENCE_SDHCI_REG_SIZE);
  54. s->regs[TO_REG(CADENCE_SDHCI_HRS00)] = CADENCE_SDHCI_HRS00_POR_VAL;
  55. device_cold_reset(DEVICE(&s->sdhci));
  56. }
  57. static uint64_t cadence_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
  58. {
  59. CadenceSDHCIState *s = opaque;
  60. uint32_t val;
  61. val = s->regs[TO_REG(addr)];
  62. return (uint64_t)val;
  63. }
  64. static void cadence_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
  65. unsigned int size)
  66. {
  67. CadenceSDHCIState *s = opaque;
  68. uint32_t val32 = (uint32_t)val;
  69. switch (addr) {
  70. case CADENCE_SDHCI_HRS00:
  71. /*
  72. * The only writable bit is SWR (software reset) and it automatically
  73. * clears to zero, so essentially this register remains unchanged.
  74. */
  75. if (val32 & CADENCE_SDHCI_HRS00_SWR) {
  76. cadence_sdhci_reset(DEVICE(s));
  77. }
  78. break;
  79. case CADENCE_SDHCI_HRS04:
  80. /*
  81. * Only emulate the ACK bit behavior when read or write transaction
  82. * are requested.
  83. */
  84. if (val32 & (CADENCE_SDHCI_HRS04_WR | CADENCE_SDHCI_HRS04_RD)) {
  85. val32 |= CADENCE_SDHCI_HRS04_ACK;
  86. } else {
  87. val32 &= ~CADENCE_SDHCI_HRS04_ACK;
  88. }
  89. s->regs[TO_REG(addr)] = val32;
  90. break;
  91. case CADENCE_SDHCI_HRS06:
  92. if (val32 & CADENCE_SDHCI_HRS06_TUNE_UP) {
  93. val32 &= ~CADENCE_SDHCI_HRS06_TUNE_UP;
  94. }
  95. s->regs[TO_REG(addr)] = val32;
  96. break;
  97. default:
  98. s->regs[TO_REG(addr)] = val32;
  99. break;
  100. }
  101. }
  102. static const MemoryRegionOps cadence_sdhci_ops = {
  103. .read = cadence_sdhci_read,
  104. .write = cadence_sdhci_write,
  105. .endianness = DEVICE_NATIVE_ENDIAN,
  106. .impl = {
  107. .min_access_size = 4,
  108. .max_access_size = 4,
  109. },
  110. .valid = {
  111. .min_access_size = 4,
  112. .max_access_size = 4,
  113. }
  114. };
  115. static void cadence_sdhci_realize(DeviceState *dev, Error **errp)
  116. {
  117. CadenceSDHCIState *s = CADENCE_SDHCI(dev);
  118. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  119. SysBusDevice *sbd_sdhci = SYS_BUS_DEVICE(&s->sdhci);
  120. memory_region_init(&s->container, OBJECT(s),
  121. "cadence.sdhci-container", 0x1000);
  122. sysbus_init_mmio(sbd, &s->container);
  123. memory_region_init_io(&s->iomem, OBJECT(s), &cadence_sdhci_ops,
  124. s, TYPE_CADENCE_SDHCI, CADENCE_SDHCI_REG_SIZE);
  125. memory_region_add_subregion(&s->container, 0, &s->iomem);
  126. sysbus_realize(sbd_sdhci, errp);
  127. memory_region_add_subregion(&s->container, CADENCE_SDHCI_SRS_BASE,
  128. sysbus_mmio_get_region(sbd_sdhci, 0));
  129. /* propagate irq and "sd-bus" from generic-sdhci */
  130. sysbus_pass_irq(sbd, sbd_sdhci);
  131. s->bus = qdev_get_child_bus(DEVICE(sbd_sdhci), "sd-bus");
  132. }
  133. static const VMStateDescription vmstate_cadence_sdhci = {
  134. .name = TYPE_CADENCE_SDHCI,
  135. .version_id = 1,
  136. .fields = (VMStateField[]) {
  137. VMSTATE_UINT32_ARRAY(regs, CadenceSDHCIState, CADENCE_SDHCI_NUM_REGS),
  138. VMSTATE_END_OF_LIST(),
  139. },
  140. };
  141. static void cadence_sdhci_class_init(ObjectClass *classp, void *data)
  142. {
  143. DeviceClass *dc = DEVICE_CLASS(classp);
  144. dc->desc = "Cadence SD/SDIO/eMMC Host Controller (SD4HC)";
  145. dc->realize = cadence_sdhci_realize;
  146. dc->reset = cadence_sdhci_reset;
  147. dc->vmsd = &vmstate_cadence_sdhci;
  148. }
  149. static TypeInfo cadence_sdhci_info = {
  150. .name = TYPE_CADENCE_SDHCI,
  151. .parent = TYPE_SYS_BUS_DEVICE,
  152. .instance_size = sizeof(CadenceSDHCIState),
  153. .instance_init = cadence_sdhci_instance_init,
  154. .class_init = cadence_sdhci_class_init,
  155. };
  156. static void cadence_sdhci_register_types(void)
  157. {
  158. type_register_static(&cadence_sdhci_info);
  159. }
  160. type_init(cadence_sdhci_register_types)