esp-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * QEMU ESP/NCR53C9x emulation
  3. *
  4. * Copyright (c) 2005-2006 Fabrice Bellard
  5. * Copyright (c) 2012 Herve Poussineau
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "hw/pci/pci.h"
  27. #include "hw/irq.h"
  28. #include "hw/nvram/eeprom93xx.h"
  29. #include "hw/scsi/esp.h"
  30. #include "migration/vmstate.h"
  31. #include "trace.h"
  32. #include "qapi/error.h"
  33. #include "qemu/log.h"
  34. #include "qemu/module.h"
  35. #include "qom/object.h"
  36. #define TYPE_AM53C974_DEVICE "am53c974"
  37. typedef struct PCIESPState PCIESPState;
  38. DECLARE_INSTANCE_CHECKER(PCIESPState, PCI_ESP,
  39. TYPE_AM53C974_DEVICE)
  40. #define DMA_CMD 0x0
  41. #define DMA_STC 0x1
  42. #define DMA_SPA 0x2
  43. #define DMA_WBC 0x3
  44. #define DMA_WAC 0x4
  45. #define DMA_STAT 0x5
  46. #define DMA_SMDLA 0x6
  47. #define DMA_WMAC 0x7
  48. #define DMA_CMD_MASK 0x03
  49. #define DMA_CMD_DIAG 0x04
  50. #define DMA_CMD_MDL 0x10
  51. #define DMA_CMD_INTE_P 0x20
  52. #define DMA_CMD_INTE_D 0x40
  53. #define DMA_CMD_DIR 0x80
  54. #define DMA_STAT_PWDN 0x01
  55. #define DMA_STAT_ERROR 0x02
  56. #define DMA_STAT_ABORT 0x04
  57. #define DMA_STAT_DONE 0x08
  58. #define DMA_STAT_SCSIINT 0x10
  59. #define DMA_STAT_BCMBLT 0x20
  60. #define SBAC_STATUS (1 << 24)
  61. struct PCIESPState {
  62. /*< private >*/
  63. PCIDevice parent_obj;
  64. /*< public >*/
  65. MemoryRegion io;
  66. uint32_t dma_regs[8];
  67. uint32_t sbac;
  68. ESPState esp;
  69. };
  70. static void esp_pci_handle_idle(PCIESPState *pci, uint32_t val)
  71. {
  72. trace_esp_pci_dma_idle(val);
  73. esp_dma_enable(&pci->esp, 0, 0);
  74. }
  75. static void esp_pci_handle_blast(PCIESPState *pci, uint32_t val)
  76. {
  77. trace_esp_pci_dma_blast(val);
  78. qemu_log_mask(LOG_UNIMP, "am53c974: cmd BLAST not implemented\n");
  79. }
  80. static void esp_pci_handle_abort(PCIESPState *pci, uint32_t val)
  81. {
  82. trace_esp_pci_dma_abort(val);
  83. if (pci->esp.current_req) {
  84. scsi_req_cancel(pci->esp.current_req);
  85. }
  86. }
  87. static void esp_pci_handle_start(PCIESPState *pci, uint32_t val)
  88. {
  89. trace_esp_pci_dma_start(val);
  90. pci->dma_regs[DMA_WBC] = pci->dma_regs[DMA_STC];
  91. pci->dma_regs[DMA_WAC] = pci->dma_regs[DMA_SPA];
  92. pci->dma_regs[DMA_WMAC] = pci->dma_regs[DMA_SMDLA];
  93. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_BCMBLT | DMA_STAT_SCSIINT
  94. | DMA_STAT_DONE | DMA_STAT_ABORT
  95. | DMA_STAT_ERROR | DMA_STAT_PWDN);
  96. esp_dma_enable(&pci->esp, 0, 1);
  97. }
  98. static void esp_pci_dma_write(PCIESPState *pci, uint32_t saddr, uint32_t val)
  99. {
  100. trace_esp_pci_dma_write(saddr, pci->dma_regs[saddr], val);
  101. switch (saddr) {
  102. case DMA_CMD:
  103. pci->dma_regs[saddr] = val;
  104. switch (val & DMA_CMD_MASK) {
  105. case 0x0: /* IDLE */
  106. esp_pci_handle_idle(pci, val);
  107. break;
  108. case 0x1: /* BLAST */
  109. esp_pci_handle_blast(pci, val);
  110. break;
  111. case 0x2: /* ABORT */
  112. esp_pci_handle_abort(pci, val);
  113. break;
  114. case 0x3: /* START */
  115. esp_pci_handle_start(pci, val);
  116. break;
  117. default: /* can't happen */
  118. abort();
  119. }
  120. break;
  121. case DMA_STC:
  122. case DMA_SPA:
  123. case DMA_SMDLA:
  124. pci->dma_regs[saddr] = val;
  125. break;
  126. case DMA_STAT:
  127. if (pci->sbac & SBAC_STATUS) {
  128. /* clear some bits on write */
  129. uint32_t mask = DMA_STAT_ERROR | DMA_STAT_ABORT | DMA_STAT_DONE;
  130. pci->dma_regs[DMA_STAT] &= ~(val & mask);
  131. }
  132. break;
  133. default:
  134. trace_esp_pci_error_invalid_write_dma(val, saddr);
  135. return;
  136. }
  137. }
  138. static uint32_t esp_pci_dma_read(PCIESPState *pci, uint32_t saddr)
  139. {
  140. uint32_t val;
  141. val = pci->dma_regs[saddr];
  142. if (saddr == DMA_STAT) {
  143. if (pci->esp.rregs[ESP_RSTAT] & STAT_INT) {
  144. val |= DMA_STAT_SCSIINT;
  145. }
  146. if (!(pci->sbac & SBAC_STATUS)) {
  147. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_ERROR | DMA_STAT_ABORT |
  148. DMA_STAT_DONE);
  149. }
  150. }
  151. trace_esp_pci_dma_read(saddr, val);
  152. return val;
  153. }
  154. static void esp_pci_io_write(void *opaque, hwaddr addr,
  155. uint64_t val, unsigned int size)
  156. {
  157. PCIESPState *pci = opaque;
  158. if (size < 4 || addr & 3) {
  159. /* need to upgrade request: we only support 4-bytes accesses */
  160. uint32_t current = 0, mask;
  161. int shift;
  162. if (addr < 0x40) {
  163. current = pci->esp.wregs[addr >> 2];
  164. } else if (addr < 0x60) {
  165. current = pci->dma_regs[(addr - 0x40) >> 2];
  166. } else if (addr < 0x74) {
  167. current = pci->sbac;
  168. }
  169. shift = (4 - size) * 8;
  170. mask = (~(uint32_t)0 << shift) >> shift;
  171. shift = ((4 - (addr & 3)) & 3) * 8;
  172. val <<= shift;
  173. val |= current & ~(mask << shift);
  174. addr &= ~3;
  175. size = 4;
  176. }
  177. g_assert(size >= 4);
  178. if (addr < 0x40) {
  179. /* SCSI core reg */
  180. esp_reg_write(&pci->esp, addr >> 2, val);
  181. } else if (addr < 0x60) {
  182. /* PCI DMA CCB */
  183. esp_pci_dma_write(pci, (addr - 0x40) >> 2, val);
  184. } else if (addr == 0x70) {
  185. /* DMA SCSI Bus and control */
  186. trace_esp_pci_sbac_write(pci->sbac, val);
  187. pci->sbac = val;
  188. } else {
  189. trace_esp_pci_error_invalid_write((int)addr);
  190. }
  191. }
  192. static uint64_t esp_pci_io_read(void *opaque, hwaddr addr,
  193. unsigned int size)
  194. {
  195. PCIESPState *pci = opaque;
  196. uint32_t ret;
  197. if (addr < 0x40) {
  198. /* SCSI core reg */
  199. ret = esp_reg_read(&pci->esp, addr >> 2);
  200. } else if (addr < 0x60) {
  201. /* PCI DMA CCB */
  202. ret = esp_pci_dma_read(pci, (addr - 0x40) >> 2);
  203. } else if (addr == 0x70) {
  204. /* DMA SCSI Bus and control */
  205. trace_esp_pci_sbac_read(pci->sbac);
  206. ret = pci->sbac;
  207. } else {
  208. /* Invalid region */
  209. trace_esp_pci_error_invalid_read((int)addr);
  210. ret = 0;
  211. }
  212. /* give only requested data */
  213. ret >>= (addr & 3) * 8;
  214. ret &= ~(~(uint64_t)0 << (8 * size));
  215. return ret;
  216. }
  217. static void esp_pci_dma_memory_rw(PCIESPState *pci, uint8_t *buf, int len,
  218. DMADirection dir)
  219. {
  220. dma_addr_t addr;
  221. DMADirection expected_dir;
  222. if (pci->dma_regs[DMA_CMD] & DMA_CMD_DIR) {
  223. expected_dir = DMA_DIRECTION_FROM_DEVICE;
  224. } else {
  225. expected_dir = DMA_DIRECTION_TO_DEVICE;
  226. }
  227. if (dir != expected_dir) {
  228. trace_esp_pci_error_invalid_dma_direction();
  229. return;
  230. }
  231. if (pci->dma_regs[DMA_STAT] & DMA_CMD_MDL) {
  232. qemu_log_mask(LOG_UNIMP, "am53c974: MDL transfer not implemented\n");
  233. }
  234. addr = pci->dma_regs[DMA_SPA];
  235. if (pci->dma_regs[DMA_WBC] < len) {
  236. len = pci->dma_regs[DMA_WBC];
  237. }
  238. pci_dma_rw(PCI_DEVICE(pci), addr, buf, len, dir);
  239. /* update status registers */
  240. pci->dma_regs[DMA_WBC] -= len;
  241. pci->dma_regs[DMA_WAC] += len;
  242. if (pci->dma_regs[DMA_WBC] == 0) {
  243. pci->dma_regs[DMA_STAT] |= DMA_STAT_DONE;
  244. }
  245. }
  246. static void esp_pci_dma_memory_read(void *opaque, uint8_t *buf, int len)
  247. {
  248. PCIESPState *pci = opaque;
  249. esp_pci_dma_memory_rw(pci, buf, len, DMA_DIRECTION_TO_DEVICE);
  250. }
  251. static void esp_pci_dma_memory_write(void *opaque, uint8_t *buf, int len)
  252. {
  253. PCIESPState *pci = opaque;
  254. esp_pci_dma_memory_rw(pci, buf, len, DMA_DIRECTION_FROM_DEVICE);
  255. }
  256. static const MemoryRegionOps esp_pci_io_ops = {
  257. .read = esp_pci_io_read,
  258. .write = esp_pci_io_write,
  259. .endianness = DEVICE_LITTLE_ENDIAN,
  260. .impl = {
  261. .min_access_size = 1,
  262. .max_access_size = 4,
  263. },
  264. };
  265. static void esp_pci_hard_reset(DeviceState *dev)
  266. {
  267. PCIESPState *pci = PCI_ESP(dev);
  268. esp_hard_reset(&pci->esp);
  269. pci->dma_regs[DMA_CMD] &= ~(DMA_CMD_DIR | DMA_CMD_INTE_D | DMA_CMD_INTE_P
  270. | DMA_CMD_MDL | DMA_CMD_DIAG | DMA_CMD_MASK);
  271. pci->dma_regs[DMA_WBC] &= ~0xffff;
  272. pci->dma_regs[DMA_WAC] = 0xffffffff;
  273. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_BCMBLT | DMA_STAT_SCSIINT
  274. | DMA_STAT_DONE | DMA_STAT_ABORT
  275. | DMA_STAT_ERROR);
  276. pci->dma_regs[DMA_WMAC] = 0xfffffffd;
  277. }
  278. static const VMStateDescription vmstate_esp_pci_scsi = {
  279. .name = "pciespscsi",
  280. .version_id = 1,
  281. .minimum_version_id = 1,
  282. .fields = (VMStateField[]) {
  283. VMSTATE_PCI_DEVICE(parent_obj, PCIESPState),
  284. VMSTATE_BUFFER_UNSAFE(dma_regs, PCIESPState, 0, 8 * sizeof(uint32_t)),
  285. VMSTATE_STRUCT(esp, PCIESPState, 0, vmstate_esp, ESPState),
  286. VMSTATE_END_OF_LIST()
  287. }
  288. };
  289. static void esp_pci_command_complete(SCSIRequest *req, uint32_t status,
  290. size_t resid)
  291. {
  292. ESPState *s = req->hba_private;
  293. PCIESPState *pci = container_of(s, PCIESPState, esp);
  294. esp_command_complete(req, status, resid);
  295. pci->dma_regs[DMA_WBC] = 0;
  296. pci->dma_regs[DMA_STAT] |= DMA_STAT_DONE;
  297. }
  298. static const struct SCSIBusInfo esp_pci_scsi_info = {
  299. .tcq = false,
  300. .max_target = ESP_MAX_DEVS,
  301. .max_lun = 7,
  302. .transfer_data = esp_transfer_data,
  303. .complete = esp_pci_command_complete,
  304. .cancel = esp_request_cancelled,
  305. };
  306. static void esp_pci_scsi_realize(PCIDevice *dev, Error **errp)
  307. {
  308. PCIESPState *pci = PCI_ESP(dev);
  309. DeviceState *d = DEVICE(dev);
  310. ESPState *s = &pci->esp;
  311. uint8_t *pci_conf;
  312. pci_conf = dev->config;
  313. /* Interrupt pin A */
  314. pci_conf[PCI_INTERRUPT_PIN] = 0x01;
  315. s->dma_memory_read = esp_pci_dma_memory_read;
  316. s->dma_memory_write = esp_pci_dma_memory_write;
  317. s->dma_opaque = pci;
  318. s->chip_id = TCHI_AM53C974;
  319. memory_region_init_io(&pci->io, OBJECT(pci), &esp_pci_io_ops, pci,
  320. "esp-io", 0x80);
  321. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &pci->io);
  322. s->irq = pci_allocate_irq(dev);
  323. scsi_bus_new(&s->bus, sizeof(s->bus), d, &esp_pci_scsi_info, NULL);
  324. }
  325. static void esp_pci_scsi_uninit(PCIDevice *d)
  326. {
  327. PCIESPState *pci = PCI_ESP(d);
  328. qemu_free_irq(pci->esp.irq);
  329. }
  330. static void esp_pci_class_init(ObjectClass *klass, void *data)
  331. {
  332. DeviceClass *dc = DEVICE_CLASS(klass);
  333. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  334. k->realize = esp_pci_scsi_realize;
  335. k->exit = esp_pci_scsi_uninit;
  336. k->vendor_id = PCI_VENDOR_ID_AMD;
  337. k->device_id = PCI_DEVICE_ID_AMD_SCSI;
  338. k->revision = 0x10;
  339. k->class_id = PCI_CLASS_STORAGE_SCSI;
  340. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  341. dc->desc = "AMD Am53c974 PCscsi-PCI SCSI adapter";
  342. dc->reset = esp_pci_hard_reset;
  343. dc->vmsd = &vmstate_esp_pci_scsi;
  344. }
  345. static const TypeInfo esp_pci_info = {
  346. .name = TYPE_AM53C974_DEVICE,
  347. .parent = TYPE_PCI_DEVICE,
  348. .instance_size = sizeof(PCIESPState),
  349. .class_init = esp_pci_class_init,
  350. .interfaces = (InterfaceInfo[]) {
  351. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  352. { },
  353. },
  354. };
  355. struct DC390State {
  356. PCIESPState pci;
  357. eeprom_t *eeprom;
  358. };
  359. typedef struct DC390State DC390State;
  360. #define TYPE_DC390_DEVICE "dc390"
  361. DECLARE_INSTANCE_CHECKER(DC390State, DC390,
  362. TYPE_DC390_DEVICE)
  363. #define EE_ADAPT_SCSI_ID 64
  364. #define EE_MODE2 65
  365. #define EE_DELAY 66
  366. #define EE_TAG_CMD_NUM 67
  367. #define EE_ADAPT_OPTIONS 68
  368. #define EE_BOOT_SCSI_ID 69
  369. #define EE_BOOT_SCSI_LUN 70
  370. #define EE_CHKSUM1 126
  371. #define EE_CHKSUM2 127
  372. #define EE_ADAPT_OPTION_F6_F8_AT_BOOT 0x01
  373. #define EE_ADAPT_OPTION_BOOT_FROM_CDROM 0x02
  374. #define EE_ADAPT_OPTION_INT13 0x04
  375. #define EE_ADAPT_OPTION_SCAM_SUPPORT 0x08
  376. static uint32_t dc390_read_config(PCIDevice *dev, uint32_t addr, int l)
  377. {
  378. DC390State *pci = DC390(dev);
  379. uint32_t val;
  380. val = pci_default_read_config(dev, addr, l);
  381. if (addr == 0x00 && l == 1) {
  382. /* First byte of address space is AND-ed with EEPROM DO line */
  383. if (!eeprom93xx_read(pci->eeprom)) {
  384. val &= ~0xff;
  385. }
  386. }
  387. return val;
  388. }
  389. static void dc390_write_config(PCIDevice *dev,
  390. uint32_t addr, uint32_t val, int l)
  391. {
  392. DC390State *pci = DC390(dev);
  393. if (addr == 0x80) {
  394. /* EEPROM write */
  395. int eesk = val & 0x80 ? 1 : 0;
  396. int eedi = val & 0x40 ? 1 : 0;
  397. eeprom93xx_write(pci->eeprom, 1, eesk, eedi);
  398. } else if (addr == 0xc0) {
  399. /* EEPROM CS low */
  400. eeprom93xx_write(pci->eeprom, 0, 0, 0);
  401. } else {
  402. pci_default_write_config(dev, addr, val, l);
  403. }
  404. }
  405. static void dc390_scsi_realize(PCIDevice *dev, Error **errp)
  406. {
  407. DC390State *pci = DC390(dev);
  408. Error *err = NULL;
  409. uint8_t *contents;
  410. uint16_t chksum = 0;
  411. int i;
  412. /* init base class */
  413. esp_pci_scsi_realize(dev, &err);
  414. if (err) {
  415. error_propagate(errp, err);
  416. return;
  417. }
  418. /* EEPROM */
  419. pci->eeprom = eeprom93xx_new(DEVICE(dev), 64);
  420. /* set default eeprom values */
  421. contents = (uint8_t *)eeprom93xx_data(pci->eeprom);
  422. for (i = 0; i < 16; i++) {
  423. contents[i * 2] = 0x57;
  424. contents[i * 2 + 1] = 0x00;
  425. }
  426. contents[EE_ADAPT_SCSI_ID] = 7;
  427. contents[EE_MODE2] = 0x0f;
  428. contents[EE_TAG_CMD_NUM] = 0x04;
  429. contents[EE_ADAPT_OPTIONS] = EE_ADAPT_OPTION_F6_F8_AT_BOOT
  430. | EE_ADAPT_OPTION_BOOT_FROM_CDROM
  431. | EE_ADAPT_OPTION_INT13;
  432. /* update eeprom checksum */
  433. for (i = 0; i < EE_CHKSUM1; i += 2) {
  434. chksum += contents[i] + (((uint16_t)contents[i + 1]) << 8);
  435. }
  436. chksum = 0x1234 - chksum;
  437. contents[EE_CHKSUM1] = chksum & 0xff;
  438. contents[EE_CHKSUM2] = chksum >> 8;
  439. }
  440. static void dc390_class_init(ObjectClass *klass, void *data)
  441. {
  442. DeviceClass *dc = DEVICE_CLASS(klass);
  443. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  444. k->realize = dc390_scsi_realize;
  445. k->config_read = dc390_read_config;
  446. k->config_write = dc390_write_config;
  447. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  448. dc->desc = "Tekram DC-390 SCSI adapter";
  449. }
  450. static const TypeInfo dc390_info = {
  451. .name = TYPE_DC390_DEVICE,
  452. .parent = TYPE_AM53C974_DEVICE,
  453. .instance_size = sizeof(DC390State),
  454. .class_init = dc390_class_init,
  455. };
  456. static void esp_pci_register_types(void)
  457. {
  458. type_register_static(&esp_pci_info);
  459. type_register_static(&dc390_info);
  460. }
  461. type_init(esp_pci_register_types)