gpex-acpi.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. #include "qemu/osdep.h"
  2. #include "hw/acpi/aml-build.h"
  3. #include "hw/pci-host/gpex.h"
  4. void acpi_dsdt_add_gpex(Aml *scope, struct GPEXConfig *cfg)
  5. {
  6. int nr_pcie_buses = cfg->ecam.size / PCIE_MMCFG_SIZE_MIN;
  7. Aml *method, *crs, *ifctx, *UUID, *ifctx1, *elsectx, *buf;
  8. int i, slot_no;
  9. Aml *dev = aml_device("%s", "PCI0");
  10. aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
  11. aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
  12. aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
  13. aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
  14. aml_append(dev, aml_name_decl("_UID", aml_int(0)));
  15. aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device")));
  16. aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
  17. /* Declare the PCI Routing Table. */
  18. Aml *rt_pkg = aml_varpackage(PCI_SLOT_MAX * PCI_NUM_PINS);
  19. for (slot_no = 0; slot_no < PCI_SLOT_MAX; slot_no++) {
  20. for (i = 0; i < PCI_NUM_PINS; i++) {
  21. int gsi = (i + slot_no) % PCI_NUM_PINS;
  22. Aml *pkg = aml_package(4);
  23. aml_append(pkg, aml_int((slot_no << 16) | 0xFFFF));
  24. aml_append(pkg, aml_int(i));
  25. aml_append(pkg, aml_name("GSI%d", gsi));
  26. aml_append(pkg, aml_int(0));
  27. aml_append(rt_pkg, pkg);
  28. }
  29. }
  30. aml_append(dev, aml_name_decl("_PRT", rt_pkg));
  31. /* Create GSI link device */
  32. for (i = 0; i < PCI_NUM_PINS; i++) {
  33. uint32_t irqs = cfg->irq + i;
  34. Aml *dev_gsi = aml_device("GSI%d", i);
  35. aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
  36. aml_append(dev_gsi, aml_name_decl("_UID", aml_int(i)));
  37. crs = aml_resource_template();
  38. aml_append(crs,
  39. aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
  40. AML_EXCLUSIVE, &irqs, 1));
  41. aml_append(dev_gsi, aml_name_decl("_PRS", crs));
  42. crs = aml_resource_template();
  43. aml_append(crs,
  44. aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
  45. AML_EXCLUSIVE, &irqs, 1));
  46. aml_append(dev_gsi, aml_name_decl("_CRS", crs));
  47. method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
  48. aml_append(dev_gsi, method);
  49. aml_append(dev, dev_gsi);
  50. }
  51. method = aml_method("_CBA", 0, AML_NOTSERIALIZED);
  52. aml_append(method, aml_return(aml_int(cfg->ecam.base)));
  53. aml_append(dev, method);
  54. Aml *rbuf = aml_resource_template();
  55. aml_append(rbuf,
  56. aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
  57. 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000,
  58. nr_pcie_buses));
  59. if (cfg->mmio32.size) {
  60. aml_append(rbuf,
  61. aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
  62. AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
  63. cfg->mmio32.base,
  64. cfg->mmio32.base + cfg->mmio32.size - 1,
  65. 0x0000,
  66. cfg->mmio32.size));
  67. }
  68. if (cfg->pio.size) {
  69. aml_append(rbuf,
  70. aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
  71. AML_ENTIRE_RANGE, 0x0000, 0x0000,
  72. cfg->pio.size - 1,
  73. cfg->pio.base,
  74. cfg->pio.size));
  75. }
  76. if (cfg->mmio64.size) {
  77. aml_append(rbuf,
  78. aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
  79. AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
  80. cfg->mmio64.base,
  81. cfg->mmio64.base + cfg->mmio64.size - 1,
  82. 0x0000,
  83. cfg->mmio64.size));
  84. }
  85. aml_append(dev, aml_name_decl("_CRS", rbuf));
  86. /* Declare an _OSC (OS Control Handoff) method */
  87. aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
  88. aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
  89. method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
  90. aml_append(method,
  91. aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
  92. /* PCI Firmware Specification 3.0
  93. * 4.5.1. _OSC Interface for PCI Host Bridge Devices
  94. * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
  95. * identified by the Universal Unique IDentifier (UUID)
  96. * 33DB4D5B-1FF7-401C-9657-7441C03DD766
  97. */
  98. UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");
  99. ifctx = aml_if(aml_equal(aml_arg(0), UUID));
  100. aml_append(ifctx,
  101. aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
  102. aml_append(ifctx,
  103. aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
  104. aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
  105. aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
  106. /*
  107. * Allow OS control for all 5 features:
  108. * PCIeHotplug SHPCHotplug PME AER PCIeCapability.
  109. */
  110. aml_append(ifctx, aml_and(aml_name("CTRL"), aml_int(0x1F),
  111. aml_name("CTRL")));
  112. ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
  113. aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x08),
  114. aml_name("CDW1")));
  115. aml_append(ifctx, ifctx1);
  116. ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
  117. aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x10),
  118. aml_name("CDW1")));
  119. aml_append(ifctx, ifctx1);
  120. aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
  121. aml_append(ifctx, aml_return(aml_arg(3)));
  122. aml_append(method, ifctx);
  123. elsectx = aml_else();
  124. aml_append(elsectx, aml_or(aml_name("CDW1"), aml_int(4),
  125. aml_name("CDW1")));
  126. aml_append(elsectx, aml_return(aml_arg(3)));
  127. aml_append(method, elsectx);
  128. aml_append(dev, method);
  129. method = aml_method("_DSM", 4, AML_NOTSERIALIZED);
  130. /* PCI Firmware Specification 3.0
  131. * 4.6.1. _DSM for PCI Express Slot Information
  132. * The UUID in _DSM in this context is
  133. * {E5C937D0-3553-4D7A-9117-EA4D19C3434D}
  134. */
  135. UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D");
  136. ifctx = aml_if(aml_equal(aml_arg(0), UUID));
  137. ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
  138. uint8_t byte_list[1] = {1};
  139. buf = aml_buffer(1, byte_list);
  140. aml_append(ifctx1, aml_return(buf));
  141. aml_append(ifctx, ifctx1);
  142. aml_append(method, ifctx);
  143. byte_list[0] = 0;
  144. buf = aml_buffer(1, byte_list);
  145. aml_append(method, aml_return(buf));
  146. aml_append(dev, method);
  147. Aml *dev_res0 = aml_device("%s", "RES0");
  148. aml_append(dev_res0, aml_name_decl("_HID", aml_string("PNP0C02")));
  149. crs = aml_resource_template();
  150. aml_append(crs,
  151. aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
  152. AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
  153. cfg->ecam.base,
  154. cfg->ecam.base + cfg->ecam.size - 1,
  155. 0x0000,
  156. cfg->ecam.size));
  157. aml_append(dev_res0, aml_name_decl("_CRS", crs));
  158. aml_append(dev, dev_res0);
  159. aml_append(scope, dev);
  160. }