2
0

xilinx_ethlite.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * QEMU model of the Xilinx Ethernet Lite MAC.
  3. *
  4. * Copyright (c) 2009 Edgar E. Iglesias.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/module.h"
  26. #include "qom/object.h"
  27. #include "cpu.h" /* FIXME should not use tswap* */
  28. #include "hw/sysbus.h"
  29. #include "hw/irq.h"
  30. #include "hw/qdev-properties.h"
  31. #include "net/net.h"
  32. #define D(x)
  33. #define R_TX_BUF0 0
  34. #define R_TX_LEN0 (0x07f4 / 4)
  35. #define R_TX_GIE0 (0x07f8 / 4)
  36. #define R_TX_CTRL0 (0x07fc / 4)
  37. #define R_TX_BUF1 (0x0800 / 4)
  38. #define R_TX_LEN1 (0x0ff4 / 4)
  39. #define R_TX_CTRL1 (0x0ffc / 4)
  40. #define R_RX_BUF0 (0x1000 / 4)
  41. #define R_RX_CTRL0 (0x17fc / 4)
  42. #define R_RX_BUF1 (0x1800 / 4)
  43. #define R_RX_CTRL1 (0x1ffc / 4)
  44. #define R_MAX (0x2000 / 4)
  45. #define GIE_GIE 0x80000000
  46. #define CTRL_I 0x8
  47. #define CTRL_P 0x2
  48. #define CTRL_S 0x1
  49. #define TYPE_XILINX_ETHLITE "xlnx.xps-ethernetlite"
  50. DECLARE_INSTANCE_CHECKER(struct xlx_ethlite, XILINX_ETHLITE,
  51. TYPE_XILINX_ETHLITE)
  52. struct xlx_ethlite
  53. {
  54. SysBusDevice parent_obj;
  55. MemoryRegion mmio;
  56. qemu_irq irq;
  57. NICState *nic;
  58. NICConf conf;
  59. uint32_t c_tx_pingpong;
  60. uint32_t c_rx_pingpong;
  61. unsigned int txbuf;
  62. unsigned int rxbuf;
  63. uint32_t regs[R_MAX];
  64. };
  65. static inline void eth_pulse_irq(struct xlx_ethlite *s)
  66. {
  67. /* Only the first gie reg is active. */
  68. if (s->regs[R_TX_GIE0] & GIE_GIE) {
  69. qemu_irq_pulse(s->irq);
  70. }
  71. }
  72. static uint64_t
  73. eth_read(void *opaque, hwaddr addr, unsigned int size)
  74. {
  75. struct xlx_ethlite *s = opaque;
  76. uint32_t r = 0;
  77. addr >>= 2;
  78. switch (addr)
  79. {
  80. case R_TX_GIE0:
  81. case R_TX_LEN0:
  82. case R_TX_LEN1:
  83. case R_TX_CTRL1:
  84. case R_TX_CTRL0:
  85. case R_RX_CTRL1:
  86. case R_RX_CTRL0:
  87. r = s->regs[addr];
  88. D(qemu_log("%s " TARGET_FMT_plx "=%x\n", __func__, addr * 4, r));
  89. break;
  90. default:
  91. r = tswap32(s->regs[addr]);
  92. break;
  93. }
  94. return r;
  95. }
  96. static void
  97. eth_write(void *opaque, hwaddr addr,
  98. uint64_t val64, unsigned int size)
  99. {
  100. struct xlx_ethlite *s = opaque;
  101. unsigned int base = 0;
  102. uint32_t value = val64;
  103. addr >>= 2;
  104. switch (addr)
  105. {
  106. case R_TX_CTRL0:
  107. case R_TX_CTRL1:
  108. if (addr == R_TX_CTRL1)
  109. base = 0x800 / 4;
  110. D(qemu_log("%s addr=" TARGET_FMT_plx " val=%x\n",
  111. __func__, addr * 4, value));
  112. if ((value & (CTRL_P | CTRL_S)) == CTRL_S) {
  113. qemu_send_packet(qemu_get_queue(s->nic),
  114. (void *) &s->regs[base],
  115. s->regs[base + R_TX_LEN0]);
  116. D(qemu_log("eth_tx %d\n", s->regs[base + R_TX_LEN0]));
  117. if (s->regs[base + R_TX_CTRL0] & CTRL_I)
  118. eth_pulse_irq(s);
  119. } else if ((value & (CTRL_P | CTRL_S)) == (CTRL_P | CTRL_S)) {
  120. memcpy(&s->conf.macaddr.a[0], &s->regs[base], 6);
  121. if (s->regs[base + R_TX_CTRL0] & CTRL_I)
  122. eth_pulse_irq(s);
  123. }
  124. /* We are fast and get ready pretty much immediately so
  125. we actually never flip the S nor P bits to one. */
  126. s->regs[addr] = value & ~(CTRL_P | CTRL_S);
  127. break;
  128. /* Keep these native. */
  129. case R_RX_CTRL0:
  130. case R_RX_CTRL1:
  131. if (!(value & CTRL_S)) {
  132. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  133. }
  134. /* fall through */
  135. case R_TX_LEN0:
  136. case R_TX_LEN1:
  137. case R_TX_GIE0:
  138. D(qemu_log("%s addr=" TARGET_FMT_plx " val=%x\n",
  139. __func__, addr * 4, value));
  140. s->regs[addr] = value;
  141. break;
  142. default:
  143. s->regs[addr] = tswap32(value);
  144. break;
  145. }
  146. }
  147. static const MemoryRegionOps eth_ops = {
  148. .read = eth_read,
  149. .write = eth_write,
  150. .endianness = DEVICE_NATIVE_ENDIAN,
  151. .valid = {
  152. .min_access_size = 4,
  153. .max_access_size = 4
  154. }
  155. };
  156. static bool eth_can_rx(NetClientState *nc)
  157. {
  158. struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
  159. unsigned int rxbase = s->rxbuf * (0x800 / 4);
  160. return !(s->regs[rxbase + R_RX_CTRL0] & CTRL_S);
  161. }
  162. static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
  163. {
  164. struct xlx_ethlite *s = qemu_get_nic_opaque(nc);
  165. unsigned int rxbase = s->rxbuf * (0x800 / 4);
  166. /* DA filter. */
  167. if (!(buf[0] & 0x80) && memcmp(&s->conf.macaddr.a[0], buf, 6))
  168. return size;
  169. if (s->regs[rxbase + R_RX_CTRL0] & CTRL_S) {
  170. D(qemu_log("ethlite lost packet %x\n", s->regs[R_RX_CTRL0]));
  171. return -1;
  172. }
  173. D(qemu_log("%s %zd rxbase=%x\n", __func__, size, rxbase));
  174. if (size > (R_MAX - R_RX_BUF0 - rxbase) * 4) {
  175. D(qemu_log("ethlite packet is too big, size=%x\n", size));
  176. return -1;
  177. }
  178. memcpy(&s->regs[rxbase + R_RX_BUF0], buf, size);
  179. s->regs[rxbase + R_RX_CTRL0] |= CTRL_S;
  180. if (s->regs[R_RX_CTRL0] & CTRL_I) {
  181. eth_pulse_irq(s);
  182. }
  183. /* If c_rx_pingpong was set flip buffers. */
  184. s->rxbuf ^= s->c_rx_pingpong;
  185. return size;
  186. }
  187. static void xilinx_ethlite_reset(DeviceState *dev)
  188. {
  189. struct xlx_ethlite *s = XILINX_ETHLITE(dev);
  190. s->rxbuf = 0;
  191. }
  192. static NetClientInfo net_xilinx_ethlite_info = {
  193. .type = NET_CLIENT_DRIVER_NIC,
  194. .size = sizeof(NICState),
  195. .can_receive = eth_can_rx,
  196. .receive = eth_rx,
  197. };
  198. static void xilinx_ethlite_realize(DeviceState *dev, Error **errp)
  199. {
  200. struct xlx_ethlite *s = XILINX_ETHLITE(dev);
  201. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  202. s->nic = qemu_new_nic(&net_xilinx_ethlite_info, &s->conf,
  203. object_get_typename(OBJECT(dev)), dev->id, s);
  204. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  205. }
  206. static void xilinx_ethlite_init(Object *obj)
  207. {
  208. struct xlx_ethlite *s = XILINX_ETHLITE(obj);
  209. sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
  210. memory_region_init_io(&s->mmio, obj, &eth_ops, s,
  211. "xlnx.xps-ethernetlite", R_MAX * 4);
  212. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
  213. }
  214. static Property xilinx_ethlite_properties[] = {
  215. DEFINE_PROP_UINT32("tx-ping-pong", struct xlx_ethlite, c_tx_pingpong, 1),
  216. DEFINE_PROP_UINT32("rx-ping-pong", struct xlx_ethlite, c_rx_pingpong, 1),
  217. DEFINE_NIC_PROPERTIES(struct xlx_ethlite, conf),
  218. DEFINE_PROP_END_OF_LIST(),
  219. };
  220. static void xilinx_ethlite_class_init(ObjectClass *klass, void *data)
  221. {
  222. DeviceClass *dc = DEVICE_CLASS(klass);
  223. dc->realize = xilinx_ethlite_realize;
  224. dc->reset = xilinx_ethlite_reset;
  225. device_class_set_props(dc, xilinx_ethlite_properties);
  226. }
  227. static const TypeInfo xilinx_ethlite_info = {
  228. .name = TYPE_XILINX_ETHLITE,
  229. .parent = TYPE_SYS_BUS_DEVICE,
  230. .instance_size = sizeof(struct xlx_ethlite),
  231. .instance_init = xilinx_ethlite_init,
  232. .class_init = xilinx_ethlite_class_init,
  233. };
  234. static void xilinx_ethlite_register_types(void)
  235. {
  236. type_register_static(&xilinx_ethlite_info);
  237. }
  238. type_init(xilinx_ethlite_register_types)