xgmac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * QEMU model of XGMAC Ethernet.
  3. *
  4. * derived from the Xilinx AXI-Ethernet by Edgar E. Iglesias.
  5. *
  6. * Copyright (c) 2011 Calxeda, Inc.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "hw/irq.h"
  28. #include "hw/qdev-properties.h"
  29. #include "hw/sysbus.h"
  30. #include "migration/vmstate.h"
  31. #include "qemu/log.h"
  32. #include "qemu/module.h"
  33. #include "net/net.h"
  34. #include "qom/object.h"
  35. #ifdef DEBUG_XGMAC
  36. #define DEBUGF_BRK(message, args...) do { \
  37. fprintf(stderr, (message), ## args); \
  38. } while (0)
  39. #else
  40. #define DEBUGF_BRK(message, args...) do { } while (0)
  41. #endif
  42. #define XGMAC_CONTROL 0x00000000 /* MAC Configuration */
  43. #define XGMAC_FRAME_FILTER 0x00000001 /* MAC Frame Filter */
  44. #define XGMAC_FLOW_CTRL 0x00000006 /* MAC Flow Control */
  45. #define XGMAC_VLAN_TAG 0x00000007 /* VLAN Tags */
  46. #define XGMAC_VERSION 0x00000008 /* Version */
  47. /* VLAN tag for insertion or replacement into tx frames */
  48. #define XGMAC_VLAN_INCL 0x00000009
  49. #define XGMAC_LPI_CTRL 0x0000000a /* LPI Control and Status */
  50. #define XGMAC_LPI_TIMER 0x0000000b /* LPI Timers Control */
  51. #define XGMAC_TX_PACE 0x0000000c /* Transmit Pace and Stretch */
  52. #define XGMAC_VLAN_HASH 0x0000000d /* VLAN Hash Table */
  53. #define XGMAC_DEBUG 0x0000000e /* Debug */
  54. #define XGMAC_INT_STATUS 0x0000000f /* Interrupt and Control */
  55. /* HASH table registers */
  56. #define XGMAC_HASH(n) ((0x00000300/4) + (n))
  57. #define XGMAC_NUM_HASH 16
  58. /* Operation Mode */
  59. #define XGMAC_OPMODE (0x00000400/4)
  60. /* Remote Wake-Up Frame Filter */
  61. #define XGMAC_REMOTE_WAKE (0x00000700/4)
  62. /* PMT Control and Status */
  63. #define XGMAC_PMT (0x00000704/4)
  64. #define XGMAC_ADDR_HIGH(reg) (0x00000010+((reg) * 2))
  65. #define XGMAC_ADDR_LOW(reg) (0x00000011+((reg) * 2))
  66. #define DMA_BUS_MODE 0x000003c0 /* Bus Mode */
  67. #define DMA_XMT_POLL_DEMAND 0x000003c1 /* Transmit Poll Demand */
  68. #define DMA_RCV_POLL_DEMAND 0x000003c2 /* Received Poll Demand */
  69. #define DMA_RCV_BASE_ADDR 0x000003c3 /* Receive List Base */
  70. #define DMA_TX_BASE_ADDR 0x000003c4 /* Transmit List Base */
  71. #define DMA_STATUS 0x000003c5 /* Status Register */
  72. #define DMA_CONTROL 0x000003c6 /* Ctrl (Operational Mode) */
  73. #define DMA_INTR_ENA 0x000003c7 /* Interrupt Enable */
  74. #define DMA_MISSED_FRAME_CTR 0x000003c8 /* Missed Frame Counter */
  75. /* Receive Interrupt Watchdog Timer */
  76. #define DMA_RI_WATCHDOG_TIMER 0x000003c9
  77. #define DMA_AXI_BUS 0x000003ca /* AXI Bus Mode */
  78. #define DMA_AXI_STATUS 0x000003cb /* AXI Status */
  79. #define DMA_CUR_TX_DESC_ADDR 0x000003d2 /* Current Host Tx Descriptor */
  80. #define DMA_CUR_RX_DESC_ADDR 0x000003d3 /* Current Host Rx Descriptor */
  81. #define DMA_CUR_TX_BUF_ADDR 0x000003d4 /* Current Host Tx Buffer */
  82. #define DMA_CUR_RX_BUF_ADDR 0x000003d5 /* Current Host Rx Buffer */
  83. #define DMA_HW_FEATURE 0x000003d6 /* Enabled Hardware Features */
  84. /* DMA Status register defines */
  85. #define DMA_STATUS_GMI 0x08000000 /* MMC interrupt */
  86. #define DMA_STATUS_GLI 0x04000000 /* GMAC Line interface int */
  87. #define DMA_STATUS_EB_MASK 0x00380000 /* Error Bits Mask */
  88. #define DMA_STATUS_EB_TX_ABORT 0x00080000 /* Error Bits - TX Abort */
  89. #define DMA_STATUS_EB_RX_ABORT 0x00100000 /* Error Bits - RX Abort */
  90. #define DMA_STATUS_TS_MASK 0x00700000 /* Transmit Process State */
  91. #define DMA_STATUS_TS_SHIFT 20
  92. #define DMA_STATUS_RS_MASK 0x000e0000 /* Receive Process State */
  93. #define DMA_STATUS_RS_SHIFT 17
  94. #define DMA_STATUS_NIS 0x00010000 /* Normal Interrupt Summary */
  95. #define DMA_STATUS_AIS 0x00008000 /* Abnormal Interrupt Summary */
  96. #define DMA_STATUS_ERI 0x00004000 /* Early Receive Interrupt */
  97. #define DMA_STATUS_FBI 0x00002000 /* Fatal Bus Error Interrupt */
  98. #define DMA_STATUS_ETI 0x00000400 /* Early Transmit Interrupt */
  99. #define DMA_STATUS_RWT 0x00000200 /* Receive Watchdog Timeout */
  100. #define DMA_STATUS_RPS 0x00000100 /* Receive Process Stopped */
  101. #define DMA_STATUS_RU 0x00000080 /* Receive Buffer Unavailable */
  102. #define DMA_STATUS_RI 0x00000040 /* Receive Interrupt */
  103. #define DMA_STATUS_UNF 0x00000020 /* Transmit Underflow */
  104. #define DMA_STATUS_OVF 0x00000010 /* Receive Overflow */
  105. #define DMA_STATUS_TJT 0x00000008 /* Transmit Jabber Timeout */
  106. #define DMA_STATUS_TU 0x00000004 /* Transmit Buffer Unavailable */
  107. #define DMA_STATUS_TPS 0x00000002 /* Transmit Process Stopped */
  108. #define DMA_STATUS_TI 0x00000001 /* Transmit Interrupt */
  109. /* DMA Control register defines */
  110. #define DMA_CONTROL_ST 0x00002000 /* Start/Stop Transmission */
  111. #define DMA_CONTROL_SR 0x00000002 /* Start/Stop Receive */
  112. #define DMA_CONTROL_DFF 0x01000000 /* Disable flush of rx frames */
  113. struct desc {
  114. uint32_t ctl_stat;
  115. uint16_t buffer1_size;
  116. uint16_t buffer2_size;
  117. uint32_t buffer1_addr;
  118. uint32_t buffer2_addr;
  119. uint32_t ext_stat;
  120. uint32_t res[3];
  121. };
  122. #define R_MAX 0x400
  123. typedef struct RxTxStats {
  124. uint64_t rx_bytes;
  125. uint64_t tx_bytes;
  126. uint64_t rx;
  127. uint64_t rx_bcast;
  128. uint64_t rx_mcast;
  129. } RxTxStats;
  130. #define TYPE_XGMAC "xgmac"
  131. OBJECT_DECLARE_SIMPLE_TYPE(XgmacState, XGMAC)
  132. struct XgmacState {
  133. SysBusDevice parent_obj;
  134. MemoryRegion iomem;
  135. qemu_irq sbd_irq;
  136. qemu_irq pmt_irq;
  137. qemu_irq mci_irq;
  138. NICState *nic;
  139. NICConf conf;
  140. struct RxTxStats stats;
  141. uint32_t regs[R_MAX];
  142. };
  143. static const VMStateDescription vmstate_rxtx_stats = {
  144. .name = "xgmac_stats",
  145. .version_id = 1,
  146. .minimum_version_id = 1,
  147. .fields = (VMStateField[]) {
  148. VMSTATE_UINT64(rx_bytes, RxTxStats),
  149. VMSTATE_UINT64(tx_bytes, RxTxStats),
  150. VMSTATE_UINT64(rx, RxTxStats),
  151. VMSTATE_UINT64(rx_bcast, RxTxStats),
  152. VMSTATE_UINT64(rx_mcast, RxTxStats),
  153. VMSTATE_END_OF_LIST()
  154. }
  155. };
  156. static const VMStateDescription vmstate_xgmac = {
  157. .name = "xgmac",
  158. .version_id = 1,
  159. .minimum_version_id = 1,
  160. .fields = (VMStateField[]) {
  161. VMSTATE_STRUCT(stats, XgmacState, 0, vmstate_rxtx_stats, RxTxStats),
  162. VMSTATE_UINT32_ARRAY(regs, XgmacState, R_MAX),
  163. VMSTATE_END_OF_LIST()
  164. }
  165. };
  166. static void xgmac_read_desc(XgmacState *s, struct desc *d, int rx)
  167. {
  168. uint32_t addr = rx ? s->regs[DMA_CUR_RX_DESC_ADDR] :
  169. s->regs[DMA_CUR_TX_DESC_ADDR];
  170. cpu_physical_memory_read(addr, d, sizeof(*d));
  171. }
  172. static void xgmac_write_desc(XgmacState *s, struct desc *d, int rx)
  173. {
  174. int reg = rx ? DMA_CUR_RX_DESC_ADDR : DMA_CUR_TX_DESC_ADDR;
  175. uint32_t addr = s->regs[reg];
  176. if (!rx && (d->ctl_stat & 0x00200000)) {
  177. s->regs[reg] = s->regs[DMA_TX_BASE_ADDR];
  178. } else if (rx && (d->buffer1_size & 0x8000)) {
  179. s->regs[reg] = s->regs[DMA_RCV_BASE_ADDR];
  180. } else {
  181. s->regs[reg] += sizeof(*d);
  182. }
  183. cpu_physical_memory_write(addr, d, sizeof(*d));
  184. }
  185. static void xgmac_enet_send(XgmacState *s)
  186. {
  187. struct desc bd;
  188. int frame_size;
  189. int len;
  190. uint8_t frame[8192];
  191. uint8_t *ptr;
  192. ptr = frame;
  193. frame_size = 0;
  194. while (1) {
  195. xgmac_read_desc(s, &bd, 0);
  196. if ((bd.ctl_stat & 0x80000000) == 0) {
  197. /* Run out of descriptors to transmit. */
  198. break;
  199. }
  200. len = (bd.buffer1_size & 0xfff) + (bd.buffer2_size & 0xfff);
  201. /*
  202. * FIXME: these cases of malformed tx descriptors (bad sizes)
  203. * should probably be reported back to the guest somehow
  204. * rather than simply silently stopping processing, but we
  205. * don't know what the hardware does in this situation.
  206. * This will only happen for buggy guests anyway.
  207. */
  208. if ((bd.buffer1_size & 0xfff) > 2048) {
  209. DEBUGF_BRK("qemu:%s:ERROR...ERROR...ERROR... -- "
  210. "xgmac buffer 1 len on send > 2048 (0x%x)\n",
  211. __func__, bd.buffer1_size & 0xfff);
  212. break;
  213. }
  214. if ((bd.buffer2_size & 0xfff) != 0) {
  215. DEBUGF_BRK("qemu:%s:ERROR...ERROR...ERROR... -- "
  216. "xgmac buffer 2 len on send != 0 (0x%x)\n",
  217. __func__, bd.buffer2_size & 0xfff);
  218. break;
  219. }
  220. if (frame_size + len >= sizeof(frame)) {
  221. DEBUGF_BRK("qemu:%s: buffer overflow %d read into %zu "
  222. "buffer\n" , __func__, frame_size + len, sizeof(frame));
  223. DEBUGF_BRK("qemu:%s: buffer1.size=%d; buffer2.size=%d\n",
  224. __func__, bd.buffer1_size, bd.buffer2_size);
  225. break;
  226. }
  227. cpu_physical_memory_read(bd.buffer1_addr, ptr, len);
  228. ptr += len;
  229. frame_size += len;
  230. if (bd.ctl_stat & 0x20000000) {
  231. /* Last buffer in frame. */
  232. qemu_send_packet(qemu_get_queue(s->nic), frame, len);
  233. ptr = frame;
  234. frame_size = 0;
  235. s->regs[DMA_STATUS] |= DMA_STATUS_TI | DMA_STATUS_NIS;
  236. }
  237. bd.ctl_stat &= ~0x80000000;
  238. /* Write back the modified descriptor. */
  239. xgmac_write_desc(s, &bd, 0);
  240. }
  241. }
  242. static void enet_update_irq(XgmacState *s)
  243. {
  244. int stat = s->regs[DMA_STATUS] & s->regs[DMA_INTR_ENA];
  245. qemu_set_irq(s->sbd_irq, !!stat);
  246. }
  247. static uint64_t enet_read(void *opaque, hwaddr addr, unsigned size)
  248. {
  249. XgmacState *s = opaque;
  250. uint64_t r = 0;
  251. addr >>= 2;
  252. switch (addr) {
  253. case XGMAC_VERSION:
  254. r = 0x1012;
  255. break;
  256. default:
  257. if (addr < ARRAY_SIZE(s->regs)) {
  258. r = s->regs[addr];
  259. }
  260. break;
  261. }
  262. return r;
  263. }
  264. static void enet_write(void *opaque, hwaddr addr,
  265. uint64_t value, unsigned size)
  266. {
  267. XgmacState *s = opaque;
  268. addr >>= 2;
  269. switch (addr) {
  270. case DMA_BUS_MODE:
  271. s->regs[DMA_BUS_MODE] = value & ~0x1;
  272. break;
  273. case DMA_XMT_POLL_DEMAND:
  274. xgmac_enet_send(s);
  275. break;
  276. case DMA_STATUS:
  277. s->regs[DMA_STATUS] = s->regs[DMA_STATUS] & ~value;
  278. break;
  279. case DMA_RCV_BASE_ADDR:
  280. s->regs[DMA_RCV_BASE_ADDR] = s->regs[DMA_CUR_RX_DESC_ADDR] = value;
  281. break;
  282. case DMA_TX_BASE_ADDR:
  283. s->regs[DMA_TX_BASE_ADDR] = s->regs[DMA_CUR_TX_DESC_ADDR] = value;
  284. break;
  285. default:
  286. if (addr < ARRAY_SIZE(s->regs)) {
  287. s->regs[addr] = value;
  288. }
  289. break;
  290. }
  291. enet_update_irq(s);
  292. }
  293. static const MemoryRegionOps enet_mem_ops = {
  294. .read = enet_read,
  295. .write = enet_write,
  296. .endianness = DEVICE_LITTLE_ENDIAN,
  297. };
  298. static int eth_can_rx(XgmacState *s)
  299. {
  300. /* RX enabled? */
  301. return s->regs[DMA_CONTROL] & DMA_CONTROL_SR;
  302. }
  303. static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
  304. {
  305. XgmacState *s = qemu_get_nic_opaque(nc);
  306. static const unsigned char sa_bcast[6] = {0xff, 0xff, 0xff,
  307. 0xff, 0xff, 0xff};
  308. int unicast, broadcast, multicast;
  309. struct desc bd;
  310. ssize_t ret;
  311. if (!eth_can_rx(s)) {
  312. return -1;
  313. }
  314. unicast = ~buf[0] & 0x1;
  315. broadcast = memcmp(buf, sa_bcast, 6) == 0;
  316. multicast = !unicast && !broadcast;
  317. if (size < 12) {
  318. s->regs[DMA_STATUS] |= DMA_STATUS_RI | DMA_STATUS_NIS;
  319. ret = -1;
  320. goto out;
  321. }
  322. xgmac_read_desc(s, &bd, 1);
  323. if ((bd.ctl_stat & 0x80000000) == 0) {
  324. s->regs[DMA_STATUS] |= DMA_STATUS_RU | DMA_STATUS_AIS;
  325. ret = size;
  326. goto out;
  327. }
  328. cpu_physical_memory_write(bd.buffer1_addr, buf, size);
  329. /* Add in the 4 bytes for crc (the real hw returns length incl crc) */
  330. size += 4;
  331. bd.ctl_stat = (size << 16) | 0x300;
  332. xgmac_write_desc(s, &bd, 1);
  333. s->stats.rx_bytes += size;
  334. s->stats.rx++;
  335. if (multicast) {
  336. s->stats.rx_mcast++;
  337. } else if (broadcast) {
  338. s->stats.rx_bcast++;
  339. }
  340. s->regs[DMA_STATUS] |= DMA_STATUS_RI | DMA_STATUS_NIS;
  341. ret = size;
  342. out:
  343. enet_update_irq(s);
  344. return ret;
  345. }
  346. static NetClientInfo net_xgmac_enet_info = {
  347. .type = NET_CLIENT_DRIVER_NIC,
  348. .size = sizeof(NICState),
  349. .receive = eth_rx,
  350. };
  351. static void xgmac_enet_realize(DeviceState *dev, Error **errp)
  352. {
  353. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  354. XgmacState *s = XGMAC(dev);
  355. memory_region_init_io(&s->iomem, OBJECT(s), &enet_mem_ops, s,
  356. "xgmac", 0x1000);
  357. sysbus_init_mmio(sbd, &s->iomem);
  358. sysbus_init_irq(sbd, &s->sbd_irq);
  359. sysbus_init_irq(sbd, &s->pmt_irq);
  360. sysbus_init_irq(sbd, &s->mci_irq);
  361. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  362. s->nic = qemu_new_nic(&net_xgmac_enet_info, &s->conf,
  363. object_get_typename(OBJECT(dev)), dev->id, s);
  364. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  365. s->regs[XGMAC_ADDR_HIGH(0)] = (s->conf.macaddr.a[5] << 8) |
  366. s->conf.macaddr.a[4];
  367. s->regs[XGMAC_ADDR_LOW(0)] = (s->conf.macaddr.a[3] << 24) |
  368. (s->conf.macaddr.a[2] << 16) |
  369. (s->conf.macaddr.a[1] << 8) |
  370. s->conf.macaddr.a[0];
  371. }
  372. static Property xgmac_properties[] = {
  373. DEFINE_NIC_PROPERTIES(XgmacState, conf),
  374. DEFINE_PROP_END_OF_LIST(),
  375. };
  376. static void xgmac_enet_class_init(ObjectClass *klass, void *data)
  377. {
  378. DeviceClass *dc = DEVICE_CLASS(klass);
  379. dc->realize = xgmac_enet_realize;
  380. dc->vmsd = &vmstate_xgmac;
  381. device_class_set_props(dc, xgmac_properties);
  382. }
  383. static const TypeInfo xgmac_enet_info = {
  384. .name = TYPE_XGMAC,
  385. .parent = TYPE_SYS_BUS_DEVICE,
  386. .instance_size = sizeof(XgmacState),
  387. .class_init = xgmac_enet_class_init,
  388. };
  389. static void xgmac_enet_register_types(void)
  390. {
  391. type_register_static(&xgmac_enet_info);
  392. }
  393. type_init(xgmac_enet_register_types)