ftgmac100.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * Copyright (C) 2016-2017, IBM Corporation.
  5. *
  6. * Based on Coldfire Fast Ethernet Controller emulation.
  7. *
  8. * Copyright (c) 2007 CodeSourcery.
  9. *
  10. * This code is licensed under the GPL version 2 or later. See the
  11. * COPYING file in the top-level directory.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "hw/irq.h"
  15. #include "hw/net/ftgmac100.h"
  16. #include "sysemu/dma.h"
  17. #include "qapi/error.h"
  18. #include "qemu/log.h"
  19. #include "qemu/module.h"
  20. #include "net/checksum.h"
  21. #include "net/eth.h"
  22. #include "hw/net/mii.h"
  23. #include "hw/qdev-properties.h"
  24. #include "migration/vmstate.h"
  25. /* For crc32 */
  26. #include <zlib.h>
  27. /*
  28. * FTGMAC100 registers
  29. */
  30. #define FTGMAC100_ISR 0x00
  31. #define FTGMAC100_IER 0x04
  32. #define FTGMAC100_MAC_MADR 0x08
  33. #define FTGMAC100_MAC_LADR 0x0c
  34. #define FTGMAC100_MATH0 0x10
  35. #define FTGMAC100_MATH1 0x14
  36. #define FTGMAC100_NPTXPD 0x18
  37. #define FTGMAC100_RXPD 0x1C
  38. #define FTGMAC100_NPTXR_BADR 0x20
  39. #define FTGMAC100_RXR_BADR 0x24
  40. #define FTGMAC100_HPTXPD 0x28
  41. #define FTGMAC100_HPTXR_BADR 0x2c
  42. #define FTGMAC100_ITC 0x30
  43. #define FTGMAC100_APTC 0x34
  44. #define FTGMAC100_DBLAC 0x38
  45. #define FTGMAC100_REVR 0x40
  46. #define FTGMAC100_FEAR1 0x44
  47. #define FTGMAC100_RBSR 0x4c
  48. #define FTGMAC100_TPAFCR 0x48
  49. #define FTGMAC100_MACCR 0x50
  50. #define FTGMAC100_MACSR 0x54
  51. #define FTGMAC100_PHYCR 0x60
  52. #define FTGMAC100_PHYDATA 0x64
  53. #define FTGMAC100_FCR 0x68
  54. /*
  55. * Interrupt status register & interrupt enable register
  56. */
  57. #define FTGMAC100_INT_RPKT_BUF (1 << 0)
  58. #define FTGMAC100_INT_RPKT_FIFO (1 << 1)
  59. #define FTGMAC100_INT_NO_RXBUF (1 << 2)
  60. #define FTGMAC100_INT_RPKT_LOST (1 << 3)
  61. #define FTGMAC100_INT_XPKT_ETH (1 << 4)
  62. #define FTGMAC100_INT_XPKT_FIFO (1 << 5)
  63. #define FTGMAC100_INT_NO_NPTXBUF (1 << 6)
  64. #define FTGMAC100_INT_XPKT_LOST (1 << 7)
  65. #define FTGMAC100_INT_AHB_ERR (1 << 8)
  66. #define FTGMAC100_INT_PHYSTS_CHG (1 << 9)
  67. #define FTGMAC100_INT_NO_HPTXBUF (1 << 10)
  68. /*
  69. * Automatic polling timer control register
  70. */
  71. #define FTGMAC100_APTC_RXPOLL_CNT(x) ((x) & 0xf)
  72. #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4)
  73. #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) >> 8) & 0xf)
  74. #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12)
  75. /*
  76. * DMA burst length and arbitration control register
  77. */
  78. #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) >> 8) & 0x3)
  79. #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) >> 10) & 0x3)
  80. #define FTGMAC100_DBLAC_RXDES_SIZE(x) ((((x) >> 12) & 0xf) * 8)
  81. #define FTGMAC100_DBLAC_TXDES_SIZE(x) ((((x) >> 16) & 0xf) * 8)
  82. #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) >> 20) & 0x7)
  83. #define FTGMAC100_DBLAC_IFG_INC (1 << 23)
  84. /*
  85. * PHY control register
  86. */
  87. #define FTGMAC100_PHYCR_MIIRD (1 << 26)
  88. #define FTGMAC100_PHYCR_MIIWR (1 << 27)
  89. #define FTGMAC100_PHYCR_DEV(x) (((x) >> 16) & 0x1f)
  90. #define FTGMAC100_PHYCR_REG(x) (((x) >> 21) & 0x1f)
  91. /*
  92. * PHY data register
  93. */
  94. #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff)
  95. #define FTGMAC100_PHYDATA_MIIRDATA(x) (((x) >> 16) & 0xffff)
  96. /*
  97. * PHY control register - New MDC/MDIO interface
  98. */
  99. #define FTGMAC100_PHYCR_NEW_DATA(x) (((x) >> 16) & 0xffff)
  100. #define FTGMAC100_PHYCR_NEW_FIRE (1 << 15)
  101. #define FTGMAC100_PHYCR_NEW_ST_22 (1 << 12)
  102. #define FTGMAC100_PHYCR_NEW_OP(x) (((x) >> 10) & 3)
  103. #define FTGMAC100_PHYCR_NEW_OP_WRITE 0x1
  104. #define FTGMAC100_PHYCR_NEW_OP_READ 0x2
  105. #define FTGMAC100_PHYCR_NEW_DEV(x) (((x) >> 5) & 0x1f)
  106. #define FTGMAC100_PHYCR_NEW_REG(x) ((x) & 0x1f)
  107. /*
  108. * Feature Register
  109. */
  110. #define FTGMAC100_REVR_NEW_MDIO_INTERFACE (1 << 31)
  111. /*
  112. * MAC control register
  113. */
  114. #define FTGMAC100_MACCR_TXDMA_EN (1 << 0)
  115. #define FTGMAC100_MACCR_RXDMA_EN (1 << 1)
  116. #define FTGMAC100_MACCR_TXMAC_EN (1 << 2)
  117. #define FTGMAC100_MACCR_RXMAC_EN (1 << 3)
  118. #define FTGMAC100_MACCR_RM_VLAN (1 << 4)
  119. #define FTGMAC100_MACCR_HPTXR_EN (1 << 5)
  120. #define FTGMAC100_MACCR_LOOP_EN (1 << 6)
  121. #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7)
  122. #define FTGMAC100_MACCR_FULLDUP (1 << 8)
  123. #define FTGMAC100_MACCR_GIGA_MODE (1 << 9)
  124. #define FTGMAC100_MACCR_CRC_APD (1 << 10) /* not needed */
  125. #define FTGMAC100_MACCR_RX_RUNT (1 << 12)
  126. #define FTGMAC100_MACCR_JUMBO_LF (1 << 13)
  127. #define FTGMAC100_MACCR_RX_ALL (1 << 14)
  128. #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15)
  129. #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16)
  130. #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17)
  131. #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18)
  132. #define FTGMAC100_MACCR_FAST_MODE (1 << 19)
  133. #define FTGMAC100_MACCR_SW_RST (1 << 31)
  134. /*
  135. * Transmit descriptor
  136. */
  137. #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff)
  138. #define FTGMAC100_TXDES0_EDOTR (1 << 15)
  139. #define FTGMAC100_TXDES0_CRC_ERR (1 << 19)
  140. #define FTGMAC100_TXDES0_LTS (1 << 28)
  141. #define FTGMAC100_TXDES0_FTS (1 << 29)
  142. #define FTGMAC100_TXDES0_EDOTR_ASPEED (1 << 30)
  143. #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31)
  144. #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff)
  145. #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16)
  146. #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17)
  147. #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18)
  148. #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19)
  149. #define FTGMAC100_TXDES1_LLC (1 << 22)
  150. #define FTGMAC100_TXDES1_TX2FIC (1 << 30)
  151. #define FTGMAC100_TXDES1_TXIC (1 << 31)
  152. /*
  153. * Receive descriptor
  154. */
  155. #define FTGMAC100_RXDES0_VDBC 0x3fff
  156. #define FTGMAC100_RXDES0_EDORR (1 << 15)
  157. #define FTGMAC100_RXDES0_MULTICAST (1 << 16)
  158. #define FTGMAC100_RXDES0_BROADCAST (1 << 17)
  159. #define FTGMAC100_RXDES0_RX_ERR (1 << 18)
  160. #define FTGMAC100_RXDES0_CRC_ERR (1 << 19)
  161. #define FTGMAC100_RXDES0_FTL (1 << 20)
  162. #define FTGMAC100_RXDES0_RUNT (1 << 21)
  163. #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22)
  164. #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23)
  165. #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24)
  166. #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25)
  167. #define FTGMAC100_RXDES0_LRS (1 << 28)
  168. #define FTGMAC100_RXDES0_FRS (1 << 29)
  169. #define FTGMAC100_RXDES0_EDORR_ASPEED (1 << 30)
  170. #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31)
  171. #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff
  172. #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20)
  173. #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20)
  174. #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20)
  175. #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20)
  176. #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20)
  177. #define FTGMAC100_RXDES1_LLC (1 << 22)
  178. #define FTGMAC100_RXDES1_DF (1 << 23)
  179. #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24)
  180. #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25)
  181. #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26)
  182. #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27)
  183. /*
  184. * Receive and transmit Buffer Descriptor
  185. */
  186. typedef struct {
  187. uint32_t des0;
  188. uint32_t des1;
  189. uint32_t des2; /* not used by HW */
  190. uint32_t des3;
  191. } FTGMAC100Desc;
  192. #define FTGMAC100_DESC_ALIGNMENT 16
  193. /*
  194. * Specific RTL8211E MII Registers
  195. */
  196. #define RTL8211E_MII_PHYCR 16 /* PHY Specific Control */
  197. #define RTL8211E_MII_PHYSR 17 /* PHY Specific Status */
  198. #define RTL8211E_MII_INER 18 /* Interrupt Enable */
  199. #define RTL8211E_MII_INSR 19 /* Interrupt Status */
  200. #define RTL8211E_MII_RXERC 24 /* Receive Error Counter */
  201. #define RTL8211E_MII_LDPSR 27 /* Link Down Power Saving */
  202. #define RTL8211E_MII_EPAGSR 30 /* Extension Page Select */
  203. #define RTL8211E_MII_PAGSEL 31 /* Page Select */
  204. /*
  205. * RTL8211E Interrupt Status
  206. */
  207. #define PHY_INT_AUTONEG_ERROR (1 << 15)
  208. #define PHY_INT_PAGE_RECV (1 << 12)
  209. #define PHY_INT_AUTONEG_COMPLETE (1 << 11)
  210. #define PHY_INT_LINK_STATUS (1 << 10)
  211. #define PHY_INT_ERROR (1 << 9)
  212. #define PHY_INT_DOWN (1 << 8)
  213. #define PHY_INT_JABBER (1 << 0)
  214. /*
  215. * Max frame size for the receiving buffer
  216. */
  217. #define FTGMAC100_MAX_FRAME_SIZE 9220
  218. /* Limits depending on the type of the frame
  219. *
  220. * 9216 for Jumbo frames (+ 4 for VLAN)
  221. * 1518 for other frames (+ 4 for VLAN)
  222. */
  223. static int ftgmac100_max_frame_size(FTGMAC100State *s, uint16_t proto)
  224. {
  225. int max = (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518);
  226. return max + (proto == ETH_P_VLAN ? 4 : 0);
  227. }
  228. static void ftgmac100_update_irq(FTGMAC100State *s)
  229. {
  230. qemu_set_irq(s->irq, s->isr & s->ier);
  231. }
  232. /*
  233. * The MII phy could raise a GPIO to the processor which in turn
  234. * could be handled as an interrpt by the OS.
  235. * For now we don't handle any GPIO/interrupt line, so the OS will
  236. * have to poll for the PHY status.
  237. */
  238. static void phy_update_irq(FTGMAC100State *s)
  239. {
  240. ftgmac100_update_irq(s);
  241. }
  242. static void phy_update_link(FTGMAC100State *s)
  243. {
  244. /* Autonegotiation status mirrors link status. */
  245. if (qemu_get_queue(s->nic)->link_down) {
  246. s->phy_status &= ~(MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
  247. s->phy_int |= PHY_INT_DOWN;
  248. } else {
  249. s->phy_status |= (MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
  250. s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
  251. }
  252. phy_update_irq(s);
  253. }
  254. static void ftgmac100_set_link(NetClientState *nc)
  255. {
  256. phy_update_link(FTGMAC100(qemu_get_nic_opaque(nc)));
  257. }
  258. static void phy_reset(FTGMAC100State *s)
  259. {
  260. s->phy_status = (MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | MII_BMSR_10T_FD |
  261. MII_BMSR_10T_HD | MII_BMSR_EXTSTAT | MII_BMSR_MFPS |
  262. MII_BMSR_AN_COMP | MII_BMSR_AUTONEG | MII_BMSR_LINK_ST |
  263. MII_BMSR_EXTCAP);
  264. s->phy_control = (MII_BMCR_AUTOEN | MII_BMCR_FD | MII_BMCR_SPEED1000);
  265. s->phy_advertise = (MII_ANAR_PAUSE_ASYM | MII_ANAR_PAUSE | MII_ANAR_TXFD |
  266. MII_ANAR_TX | MII_ANAR_10FD | MII_ANAR_10 |
  267. MII_ANAR_CSMACD);
  268. s->phy_int_mask = 0;
  269. s->phy_int = 0;
  270. }
  271. static uint16_t do_phy_read(FTGMAC100State *s, uint8_t reg)
  272. {
  273. uint16_t val;
  274. switch (reg) {
  275. case MII_BMCR: /* Basic Control */
  276. val = s->phy_control;
  277. break;
  278. case MII_BMSR: /* Basic Status */
  279. val = s->phy_status;
  280. break;
  281. case MII_PHYID1: /* ID1 */
  282. val = RTL8211E_PHYID1;
  283. break;
  284. case MII_PHYID2: /* ID2 */
  285. val = RTL8211E_PHYID2;
  286. break;
  287. case MII_ANAR: /* Auto-neg advertisement */
  288. val = s->phy_advertise;
  289. break;
  290. case MII_ANLPAR: /* Auto-neg Link Partner Ability */
  291. val = (MII_ANLPAR_ACK | MII_ANLPAR_PAUSE | MII_ANLPAR_TXFD |
  292. MII_ANLPAR_TX | MII_ANLPAR_10FD | MII_ANLPAR_10 |
  293. MII_ANLPAR_CSMACD);
  294. break;
  295. case MII_ANER: /* Auto-neg Expansion */
  296. val = MII_ANER_NWAY;
  297. break;
  298. case MII_CTRL1000: /* 1000BASE-T control */
  299. val = (MII_CTRL1000_HALF | MII_CTRL1000_FULL);
  300. break;
  301. case MII_STAT1000: /* 1000BASE-T status */
  302. val = MII_STAT1000_FULL;
  303. break;
  304. case RTL8211E_MII_INSR: /* Interrupt status. */
  305. val = s->phy_int;
  306. s->phy_int = 0;
  307. phy_update_irq(s);
  308. break;
  309. case RTL8211E_MII_INER: /* Interrupt enable */
  310. val = s->phy_int_mask;
  311. break;
  312. case RTL8211E_MII_PHYCR:
  313. case RTL8211E_MII_PHYSR:
  314. case RTL8211E_MII_RXERC:
  315. case RTL8211E_MII_LDPSR:
  316. case RTL8211E_MII_EPAGSR:
  317. case RTL8211E_MII_PAGSEL:
  318. qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
  319. __func__, reg);
  320. val = 0;
  321. break;
  322. default:
  323. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
  324. __func__, reg);
  325. val = 0;
  326. break;
  327. }
  328. return val;
  329. }
  330. #define MII_BMCR_MASK (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | \
  331. MII_BMCR_SPEED | MII_BMCR_AUTOEN | MII_BMCR_PDOWN | \
  332. MII_BMCR_FD | MII_BMCR_CTST)
  333. #define MII_ANAR_MASK 0x2d7f
  334. static void do_phy_write(FTGMAC100State *s, uint8_t reg, uint16_t val)
  335. {
  336. switch (reg) {
  337. case MII_BMCR: /* Basic Control */
  338. if (val & MII_BMCR_RESET) {
  339. phy_reset(s);
  340. } else {
  341. s->phy_control = val & MII_BMCR_MASK;
  342. /* Complete autonegotiation immediately. */
  343. if (val & MII_BMCR_AUTOEN) {
  344. s->phy_status |= MII_BMSR_AN_COMP;
  345. }
  346. }
  347. break;
  348. case MII_ANAR: /* Auto-neg advertisement */
  349. s->phy_advertise = (val & MII_ANAR_MASK) | MII_ANAR_TX;
  350. break;
  351. case RTL8211E_MII_INER: /* Interrupt enable */
  352. s->phy_int_mask = val & 0xff;
  353. phy_update_irq(s);
  354. break;
  355. case RTL8211E_MII_PHYCR:
  356. case RTL8211E_MII_PHYSR:
  357. case RTL8211E_MII_RXERC:
  358. case RTL8211E_MII_LDPSR:
  359. case RTL8211E_MII_EPAGSR:
  360. case RTL8211E_MII_PAGSEL:
  361. qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
  362. __func__, reg);
  363. break;
  364. default:
  365. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
  366. __func__, reg);
  367. break;
  368. }
  369. }
  370. static void do_phy_new_ctl(FTGMAC100State *s)
  371. {
  372. uint8_t reg;
  373. uint16_t data;
  374. if (!(s->phycr & FTGMAC100_PHYCR_NEW_ST_22)) {
  375. qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__);
  376. return;
  377. }
  378. /* Nothing to do */
  379. if (!(s->phycr & FTGMAC100_PHYCR_NEW_FIRE)) {
  380. return;
  381. }
  382. reg = FTGMAC100_PHYCR_NEW_REG(s->phycr);
  383. data = FTGMAC100_PHYCR_NEW_DATA(s->phycr);
  384. switch (FTGMAC100_PHYCR_NEW_OP(s->phycr)) {
  385. case FTGMAC100_PHYCR_NEW_OP_WRITE:
  386. do_phy_write(s, reg, data);
  387. break;
  388. case FTGMAC100_PHYCR_NEW_OP_READ:
  389. s->phydata = do_phy_read(s, reg) & 0xffff;
  390. break;
  391. default:
  392. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n",
  393. __func__, s->phycr);
  394. }
  395. s->phycr &= ~FTGMAC100_PHYCR_NEW_FIRE;
  396. }
  397. static void do_phy_ctl(FTGMAC100State *s)
  398. {
  399. uint8_t reg = FTGMAC100_PHYCR_REG(s->phycr);
  400. if (s->phycr & FTGMAC100_PHYCR_MIIWR) {
  401. do_phy_write(s, reg, s->phydata & 0xffff);
  402. s->phycr &= ~FTGMAC100_PHYCR_MIIWR;
  403. } else if (s->phycr & FTGMAC100_PHYCR_MIIRD) {
  404. s->phydata = do_phy_read(s, reg) << 16;
  405. s->phycr &= ~FTGMAC100_PHYCR_MIIRD;
  406. } else {
  407. qemu_log_mask(LOG_GUEST_ERROR, "%s: no OP code %08x\n",
  408. __func__, s->phycr);
  409. }
  410. }
  411. static int ftgmac100_read_bd(FTGMAC100Desc *bd, dma_addr_t addr)
  412. {
  413. if (dma_memory_read(&address_space_memory, addr, bd, sizeof(*bd))) {
  414. qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read descriptor @ 0x%"
  415. HWADDR_PRIx "\n", __func__, addr);
  416. return -1;
  417. }
  418. bd->des0 = le32_to_cpu(bd->des0);
  419. bd->des1 = le32_to_cpu(bd->des1);
  420. bd->des2 = le32_to_cpu(bd->des2);
  421. bd->des3 = le32_to_cpu(bd->des3);
  422. return 0;
  423. }
  424. static int ftgmac100_write_bd(FTGMAC100Desc *bd, dma_addr_t addr)
  425. {
  426. FTGMAC100Desc lebd;
  427. lebd.des0 = cpu_to_le32(bd->des0);
  428. lebd.des1 = cpu_to_le32(bd->des1);
  429. lebd.des2 = cpu_to_le32(bd->des2);
  430. lebd.des3 = cpu_to_le32(bd->des3);
  431. if (dma_memory_write(&address_space_memory, addr, &lebd, sizeof(lebd))) {
  432. qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to write descriptor @ 0x%"
  433. HWADDR_PRIx "\n", __func__, addr);
  434. return -1;
  435. }
  436. return 0;
  437. }
  438. static int ftgmac100_insert_vlan(FTGMAC100State *s, int frame_size,
  439. uint8_t vlan_tci)
  440. {
  441. uint8_t *vlan_hdr = s->frame + (ETH_ALEN * 2);
  442. uint8_t *payload = vlan_hdr + sizeof(struct vlan_header);
  443. if (frame_size < sizeof(struct eth_header)) {
  444. qemu_log_mask(LOG_GUEST_ERROR,
  445. "%s: frame too small for VLAN insertion : %d bytes\n",
  446. __func__, frame_size);
  447. s->isr |= FTGMAC100_INT_XPKT_LOST;
  448. goto out;
  449. }
  450. if (frame_size + sizeof(struct vlan_header) > sizeof(s->frame)) {
  451. qemu_log_mask(LOG_GUEST_ERROR,
  452. "%s: frame too big : %d bytes\n",
  453. __func__, frame_size);
  454. s->isr |= FTGMAC100_INT_XPKT_LOST;
  455. frame_size -= sizeof(struct vlan_header);
  456. }
  457. memmove(payload, vlan_hdr, frame_size - (ETH_ALEN * 2));
  458. stw_be_p(vlan_hdr, ETH_P_VLAN);
  459. stw_be_p(vlan_hdr + 2, vlan_tci);
  460. frame_size += sizeof(struct vlan_header);
  461. out:
  462. return frame_size;
  463. }
  464. static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring,
  465. uint32_t tx_descriptor)
  466. {
  467. int frame_size = 0;
  468. uint8_t *ptr = s->frame;
  469. uint32_t addr = tx_descriptor;
  470. uint32_t flags = 0;
  471. while (1) {
  472. FTGMAC100Desc bd;
  473. int len;
  474. if (ftgmac100_read_bd(&bd, addr) ||
  475. ((bd.des0 & FTGMAC100_TXDES0_TXDMA_OWN) == 0)) {
  476. /* Run out of descriptors to transmit. */
  477. s->isr |= FTGMAC100_INT_NO_NPTXBUF;
  478. break;
  479. }
  480. /* record transmit flags as they are valid only on the first
  481. * segment */
  482. if (bd.des0 & FTGMAC100_TXDES0_FTS) {
  483. flags = bd.des1;
  484. }
  485. len = FTGMAC100_TXDES0_TXBUF_SIZE(bd.des0);
  486. if (!len) {
  487. /*
  488. * 0 is an invalid size, however the HW does not raise any
  489. * interrupt. Flag an error because the guest is buggy.
  490. */
  491. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid segment size\n",
  492. __func__);
  493. }
  494. if (frame_size + len > sizeof(s->frame)) {
  495. qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n",
  496. __func__, len);
  497. s->isr |= FTGMAC100_INT_XPKT_LOST;
  498. len = sizeof(s->frame) - frame_size;
  499. }
  500. if (dma_memory_read(&address_space_memory, bd.des3, ptr, len)) {
  501. qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read packet @ 0x%x\n",
  502. __func__, bd.des3);
  503. s->isr |= FTGMAC100_INT_AHB_ERR;
  504. break;
  505. }
  506. ptr += len;
  507. frame_size += len;
  508. if (bd.des0 & FTGMAC100_TXDES0_LTS) {
  509. /* Check for VLAN */
  510. if (flags & FTGMAC100_TXDES1_INS_VLANTAG &&
  511. be16_to_cpu(PKT_GET_ETH_HDR(s->frame)->h_proto) != ETH_P_VLAN) {
  512. frame_size = ftgmac100_insert_vlan(s, frame_size,
  513. FTGMAC100_TXDES1_VLANTAG_CI(flags));
  514. }
  515. if (flags & FTGMAC100_TXDES1_IP_CHKSUM) {
  516. net_checksum_calculate(s->frame, frame_size);
  517. }
  518. /* Last buffer in frame. */
  519. qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size);
  520. ptr = s->frame;
  521. frame_size = 0;
  522. s->isr |= FTGMAC100_INT_XPKT_ETH;
  523. }
  524. if (flags & FTGMAC100_TXDES1_TX2FIC) {
  525. s->isr |= FTGMAC100_INT_XPKT_FIFO;
  526. }
  527. bd.des0 &= ~FTGMAC100_TXDES0_TXDMA_OWN;
  528. /* Write back the modified descriptor. */
  529. ftgmac100_write_bd(&bd, addr);
  530. /* Advance to the next descriptor. */
  531. if (bd.des0 & s->txdes0_edotr) {
  532. addr = tx_ring;
  533. } else {
  534. addr += FTGMAC100_DBLAC_TXDES_SIZE(s->dblac);
  535. }
  536. }
  537. s->tx_descriptor = addr;
  538. ftgmac100_update_irq(s);
  539. }
  540. static bool ftgmac100_can_receive(NetClientState *nc)
  541. {
  542. FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
  543. FTGMAC100Desc bd;
  544. if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN))
  545. != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) {
  546. return false;
  547. }
  548. if (ftgmac100_read_bd(&bd, s->rx_descriptor)) {
  549. return false;
  550. }
  551. return !(bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY);
  552. }
  553. /*
  554. * This is purely informative. The HW can poll the RW (and RX) ring
  555. * buffers for available descriptors but we don't need to trigger a
  556. * timer for that in qemu.
  557. */
  558. static uint32_t ftgmac100_rxpoll(FTGMAC100State *s)
  559. {
  560. /* Polling times :
  561. *
  562. * Speed TIME_SEL=0 TIME_SEL=1
  563. *
  564. * 10 51.2 ms 819.2 ms
  565. * 100 5.12 ms 81.92 ms
  566. * 1000 1.024 ms 16.384 ms
  567. */
  568. static const int div[] = { 20, 200, 1000 };
  569. uint32_t cnt = 1024 * FTGMAC100_APTC_RXPOLL_CNT(s->aptcr);
  570. uint32_t speed = (s->maccr & FTGMAC100_MACCR_FAST_MODE) ? 1 : 0;
  571. if (s->aptcr & FTGMAC100_APTC_RXPOLL_TIME_SEL) {
  572. cnt <<= 4;
  573. }
  574. if (s->maccr & FTGMAC100_MACCR_GIGA_MODE) {
  575. speed = 2;
  576. }
  577. return cnt / div[speed];
  578. }
  579. static void ftgmac100_do_reset(FTGMAC100State *s, bool sw_reset)
  580. {
  581. /* Reset the FTGMAC100 */
  582. s->isr = 0;
  583. s->ier = 0;
  584. s->rx_enabled = 0;
  585. s->rx_ring = 0;
  586. s->rbsr = 0x640;
  587. s->rx_descriptor = 0;
  588. s->tx_ring = 0;
  589. s->tx_descriptor = 0;
  590. s->math[0] = 0;
  591. s->math[1] = 0;
  592. s->itc = 0;
  593. s->aptcr = 1;
  594. s->dblac = 0x00022f00;
  595. s->revr = 0;
  596. s->fear1 = 0;
  597. s->tpafcr = 0xf1;
  598. if (sw_reset) {
  599. s->maccr &= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FAST_MODE;
  600. } else {
  601. s->maccr = 0;
  602. }
  603. s->phycr = 0;
  604. s->phydata = 0;
  605. s->fcr = 0x400;
  606. /* and the PHY */
  607. phy_reset(s);
  608. }
  609. static void ftgmac100_reset(DeviceState *d)
  610. {
  611. ftgmac100_do_reset(FTGMAC100(d), false);
  612. }
  613. static uint64_t ftgmac100_read(void *opaque, hwaddr addr, unsigned size)
  614. {
  615. FTGMAC100State *s = FTGMAC100(opaque);
  616. switch (addr & 0xff) {
  617. case FTGMAC100_ISR:
  618. return s->isr;
  619. case FTGMAC100_IER:
  620. return s->ier;
  621. case FTGMAC100_MAC_MADR:
  622. return (s->conf.macaddr.a[0] << 8) | s->conf.macaddr.a[1];
  623. case FTGMAC100_MAC_LADR:
  624. return ((uint32_t) s->conf.macaddr.a[2] << 24) |
  625. (s->conf.macaddr.a[3] << 16) | (s->conf.macaddr.a[4] << 8) |
  626. s->conf.macaddr.a[5];
  627. case FTGMAC100_MATH0:
  628. return s->math[0];
  629. case FTGMAC100_MATH1:
  630. return s->math[1];
  631. case FTGMAC100_RXR_BADR:
  632. return s->rx_ring;
  633. case FTGMAC100_NPTXR_BADR:
  634. return s->tx_ring;
  635. case FTGMAC100_ITC:
  636. return s->itc;
  637. case FTGMAC100_DBLAC:
  638. return s->dblac;
  639. case FTGMAC100_REVR:
  640. return s->revr;
  641. case FTGMAC100_FEAR1:
  642. return s->fear1;
  643. case FTGMAC100_TPAFCR:
  644. return s->tpafcr;
  645. case FTGMAC100_FCR:
  646. return s->fcr;
  647. case FTGMAC100_MACCR:
  648. return s->maccr;
  649. case FTGMAC100_PHYCR:
  650. return s->phycr;
  651. case FTGMAC100_PHYDATA:
  652. return s->phydata;
  653. /* We might want to support these one day */
  654. case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */
  655. case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */
  656. case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */
  657. qemu_log_mask(LOG_UNIMP, "%s: read to unimplemented register 0x%"
  658. HWADDR_PRIx "\n", __func__, addr);
  659. return 0;
  660. default:
  661. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%"
  662. HWADDR_PRIx "\n", __func__, addr);
  663. return 0;
  664. }
  665. }
  666. static void ftgmac100_write(void *opaque, hwaddr addr,
  667. uint64_t value, unsigned size)
  668. {
  669. FTGMAC100State *s = FTGMAC100(opaque);
  670. switch (addr & 0xff) {
  671. case FTGMAC100_ISR: /* Interrupt status */
  672. s->isr &= ~value;
  673. break;
  674. case FTGMAC100_IER: /* Interrupt control */
  675. s->ier = value;
  676. break;
  677. case FTGMAC100_MAC_MADR: /* MAC */
  678. s->conf.macaddr.a[0] = value >> 8;
  679. s->conf.macaddr.a[1] = value;
  680. break;
  681. case FTGMAC100_MAC_LADR:
  682. s->conf.macaddr.a[2] = value >> 24;
  683. s->conf.macaddr.a[3] = value >> 16;
  684. s->conf.macaddr.a[4] = value >> 8;
  685. s->conf.macaddr.a[5] = value;
  686. break;
  687. case FTGMAC100_MATH0: /* Multicast Address Hash Table 0 */
  688. s->math[0] = value;
  689. break;
  690. case FTGMAC100_MATH1: /* Multicast Address Hash Table 1 */
  691. s->math[1] = value;
  692. break;
  693. case FTGMAC100_ITC: /* TODO: Interrupt Timer Control */
  694. s->itc = value;
  695. break;
  696. case FTGMAC100_RXR_BADR: /* Ring buffer address */
  697. if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) {
  698. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%"
  699. HWADDR_PRIx "\n", __func__, value);
  700. return;
  701. }
  702. s->rx_ring = value;
  703. s->rx_descriptor = s->rx_ring;
  704. break;
  705. case FTGMAC100_RBSR: /* DMA buffer size */
  706. s->rbsr = value;
  707. break;
  708. case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */
  709. if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) {
  710. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%"
  711. HWADDR_PRIx "\n", __func__, value);
  712. return;
  713. }
  714. s->tx_ring = value;
  715. s->tx_descriptor = s->tx_ring;
  716. break;
  717. case FTGMAC100_NPTXPD: /* Trigger transmit */
  718. if ((s->maccr & (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN))
  719. == (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN)) {
  720. /* TODO: high priority tx ring */
  721. ftgmac100_do_tx(s, s->tx_ring, s->tx_descriptor);
  722. }
  723. if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
  724. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  725. }
  726. break;
  727. case FTGMAC100_RXPD: /* Receive Poll Demand Register */
  728. if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
  729. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  730. }
  731. break;
  732. case FTGMAC100_APTC: /* Automatic polling */
  733. s->aptcr = value;
  734. if (FTGMAC100_APTC_RXPOLL_CNT(s->aptcr)) {
  735. ftgmac100_rxpoll(s);
  736. }
  737. if (FTGMAC100_APTC_TXPOLL_CNT(s->aptcr)) {
  738. qemu_log_mask(LOG_UNIMP, "%s: no transmit polling\n", __func__);
  739. }
  740. break;
  741. case FTGMAC100_MACCR: /* MAC Device control */
  742. s->maccr = value;
  743. if (value & FTGMAC100_MACCR_SW_RST) {
  744. ftgmac100_do_reset(s, true);
  745. }
  746. if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
  747. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  748. }
  749. break;
  750. case FTGMAC100_PHYCR: /* PHY Device control */
  751. s->phycr = value;
  752. if (s->revr & FTGMAC100_REVR_NEW_MDIO_INTERFACE) {
  753. do_phy_new_ctl(s);
  754. } else {
  755. do_phy_ctl(s);
  756. }
  757. break;
  758. case FTGMAC100_PHYDATA:
  759. s->phydata = value & 0xffff;
  760. break;
  761. case FTGMAC100_DBLAC: /* DMA Burst Length and Arbitration Control */
  762. if (FTGMAC100_DBLAC_TXDES_SIZE(value) < sizeof(FTGMAC100Desc)) {
  763. qemu_log_mask(LOG_GUEST_ERROR,
  764. "%s: transmit descriptor too small: %" PRIx64
  765. " bytes\n", __func__,
  766. FTGMAC100_DBLAC_TXDES_SIZE(value));
  767. break;
  768. }
  769. if (FTGMAC100_DBLAC_RXDES_SIZE(value) < sizeof(FTGMAC100Desc)) {
  770. qemu_log_mask(LOG_GUEST_ERROR,
  771. "%s: receive descriptor too small : %" PRIx64
  772. " bytes\n", __func__,
  773. FTGMAC100_DBLAC_RXDES_SIZE(value));
  774. break;
  775. }
  776. s->dblac = value;
  777. break;
  778. case FTGMAC100_REVR: /* Feature Register */
  779. s->revr = value;
  780. break;
  781. case FTGMAC100_FEAR1: /* Feature Register 1 */
  782. s->fear1 = value;
  783. break;
  784. case FTGMAC100_TPAFCR: /* Transmit Priority Arbitration and FIFO Control */
  785. s->tpafcr = value;
  786. break;
  787. case FTGMAC100_FCR: /* Flow Control */
  788. s->fcr = value;
  789. break;
  790. case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */
  791. case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */
  792. case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */
  793. qemu_log_mask(LOG_UNIMP, "%s: write to unimplemented register 0x%"
  794. HWADDR_PRIx "\n", __func__, addr);
  795. break;
  796. default:
  797. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%"
  798. HWADDR_PRIx "\n", __func__, addr);
  799. break;
  800. }
  801. ftgmac100_update_irq(s);
  802. }
  803. static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len)
  804. {
  805. unsigned mcast_idx;
  806. if (s->maccr & FTGMAC100_MACCR_RX_ALL) {
  807. return 1;
  808. }
  809. switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) {
  810. case ETH_PKT_BCAST:
  811. if (!(s->maccr & FTGMAC100_MACCR_RX_BROADPKT)) {
  812. return 0;
  813. }
  814. break;
  815. case ETH_PKT_MCAST:
  816. if (!(s->maccr & FTGMAC100_MACCR_RX_MULTIPKT)) {
  817. if (!(s->maccr & FTGMAC100_MACCR_HT_MULTI_EN)) {
  818. return 0;
  819. }
  820. mcast_idx = net_crc32_le(buf, ETH_ALEN);
  821. mcast_idx = (~(mcast_idx >> 2)) & 0x3f;
  822. if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) {
  823. return 0;
  824. }
  825. }
  826. break;
  827. case ETH_PKT_UCAST:
  828. if (memcmp(s->conf.macaddr.a, buf, 6)) {
  829. return 0;
  830. }
  831. break;
  832. }
  833. return 1;
  834. }
  835. static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf,
  836. size_t len)
  837. {
  838. FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
  839. FTGMAC100Desc bd;
  840. uint32_t flags = 0;
  841. uint32_t addr;
  842. uint32_t crc;
  843. uint32_t buf_addr;
  844. uint8_t *crc_ptr;
  845. uint32_t buf_len;
  846. size_t size = len;
  847. uint32_t first = FTGMAC100_RXDES0_FRS;
  848. uint16_t proto = be16_to_cpu(PKT_GET_ETH_HDR(buf)->h_proto);
  849. int max_frame_size = ftgmac100_max_frame_size(s, proto);
  850. if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN))
  851. != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) {
  852. return -1;
  853. }
  854. /* TODO : Pad to minimum Ethernet frame length */
  855. /* handle small packets. */
  856. if (size < 10) {
  857. qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped frame of %zd bytes\n",
  858. __func__, size);
  859. return size;
  860. }
  861. if (!ftgmac100_filter(s, buf, size)) {
  862. return size;
  863. }
  864. /* 4 bytes for the CRC. */
  865. size += 4;
  866. crc = cpu_to_be32(crc32(~0, buf, size));
  867. crc_ptr = (uint8_t *) &crc;
  868. /* Huge frames are truncated. */
  869. if (size > max_frame_size) {
  870. qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n",
  871. __func__, size);
  872. size = max_frame_size;
  873. flags |= FTGMAC100_RXDES0_FTL;
  874. }
  875. switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) {
  876. case ETH_PKT_BCAST:
  877. flags |= FTGMAC100_RXDES0_BROADCAST;
  878. break;
  879. case ETH_PKT_MCAST:
  880. flags |= FTGMAC100_RXDES0_MULTICAST;
  881. break;
  882. case ETH_PKT_UCAST:
  883. break;
  884. }
  885. s->isr |= FTGMAC100_INT_RPKT_FIFO;
  886. addr = s->rx_descriptor;
  887. while (size > 0) {
  888. if (!ftgmac100_can_receive(nc)) {
  889. qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__);
  890. return -1;
  891. }
  892. if (ftgmac100_read_bd(&bd, addr) ||
  893. (bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY)) {
  894. /* No descriptors available. Bail out. */
  895. qemu_log_mask(LOG_GUEST_ERROR, "%s: Lost end of frame\n",
  896. __func__);
  897. s->isr |= FTGMAC100_INT_NO_RXBUF;
  898. break;
  899. }
  900. buf_len = (size <= s->rbsr) ? size : s->rbsr;
  901. bd.des0 |= buf_len & 0x3fff;
  902. size -= buf_len;
  903. /* The last 4 bytes are the CRC. */
  904. if (size < 4) {
  905. buf_len += size - 4;
  906. }
  907. buf_addr = bd.des3;
  908. if (first && proto == ETH_P_VLAN && buf_len >= 18) {
  909. bd.des1 = lduw_be_p(buf + 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL;
  910. if (s->maccr & FTGMAC100_MACCR_RM_VLAN) {
  911. dma_memory_write(&address_space_memory, buf_addr, buf, 12);
  912. dma_memory_write(&address_space_memory, buf_addr + 12, buf + 16,
  913. buf_len - 16);
  914. } else {
  915. dma_memory_write(&address_space_memory, buf_addr, buf, buf_len);
  916. }
  917. } else {
  918. bd.des1 = 0;
  919. dma_memory_write(&address_space_memory, buf_addr, buf, buf_len);
  920. }
  921. buf += buf_len;
  922. if (size < 4) {
  923. dma_memory_write(&address_space_memory, buf_addr + buf_len,
  924. crc_ptr, 4 - size);
  925. crc_ptr += 4 - size;
  926. }
  927. bd.des0 |= first | FTGMAC100_RXDES0_RXPKT_RDY;
  928. first = 0;
  929. if (size == 0) {
  930. /* Last buffer in frame. */
  931. bd.des0 |= flags | FTGMAC100_RXDES0_LRS;
  932. s->isr |= FTGMAC100_INT_RPKT_BUF;
  933. }
  934. ftgmac100_write_bd(&bd, addr);
  935. if (bd.des0 & s->rxdes0_edorr) {
  936. addr = s->rx_ring;
  937. } else {
  938. addr += FTGMAC100_DBLAC_RXDES_SIZE(s->dblac);
  939. }
  940. }
  941. s->rx_descriptor = addr;
  942. ftgmac100_update_irq(s);
  943. return len;
  944. }
  945. static const MemoryRegionOps ftgmac100_ops = {
  946. .read = ftgmac100_read,
  947. .write = ftgmac100_write,
  948. .valid.min_access_size = 4,
  949. .valid.max_access_size = 4,
  950. .endianness = DEVICE_LITTLE_ENDIAN,
  951. };
  952. static void ftgmac100_cleanup(NetClientState *nc)
  953. {
  954. FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
  955. s->nic = NULL;
  956. }
  957. static NetClientInfo net_ftgmac100_info = {
  958. .type = NET_CLIENT_DRIVER_NIC,
  959. .size = sizeof(NICState),
  960. .can_receive = ftgmac100_can_receive,
  961. .receive = ftgmac100_receive,
  962. .cleanup = ftgmac100_cleanup,
  963. .link_status_changed = ftgmac100_set_link,
  964. };
  965. static void ftgmac100_realize(DeviceState *dev, Error **errp)
  966. {
  967. FTGMAC100State *s = FTGMAC100(dev);
  968. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  969. if (s->aspeed) {
  970. s->txdes0_edotr = FTGMAC100_TXDES0_EDOTR_ASPEED;
  971. s->rxdes0_edorr = FTGMAC100_RXDES0_EDORR_ASPEED;
  972. } else {
  973. s->txdes0_edotr = FTGMAC100_TXDES0_EDOTR;
  974. s->rxdes0_edorr = FTGMAC100_RXDES0_EDORR;
  975. }
  976. memory_region_init_io(&s->iomem, OBJECT(dev), &ftgmac100_ops, s,
  977. TYPE_FTGMAC100, 0x2000);
  978. sysbus_init_mmio(sbd, &s->iomem);
  979. sysbus_init_irq(sbd, &s->irq);
  980. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  981. s->nic = qemu_new_nic(&net_ftgmac100_info, &s->conf,
  982. object_get_typename(OBJECT(dev)), dev->id, s);
  983. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  984. }
  985. static const VMStateDescription vmstate_ftgmac100 = {
  986. .name = TYPE_FTGMAC100,
  987. .version_id = 1,
  988. .minimum_version_id = 1,
  989. .fields = (VMStateField[]) {
  990. VMSTATE_UINT32(irq_state, FTGMAC100State),
  991. VMSTATE_UINT32(isr, FTGMAC100State),
  992. VMSTATE_UINT32(ier, FTGMAC100State),
  993. VMSTATE_UINT32(rx_enabled, FTGMAC100State),
  994. VMSTATE_UINT32(rx_ring, FTGMAC100State),
  995. VMSTATE_UINT32(rbsr, FTGMAC100State),
  996. VMSTATE_UINT32(tx_ring, FTGMAC100State),
  997. VMSTATE_UINT32(rx_descriptor, FTGMAC100State),
  998. VMSTATE_UINT32(tx_descriptor, FTGMAC100State),
  999. VMSTATE_UINT32_ARRAY(math, FTGMAC100State, 2),
  1000. VMSTATE_UINT32(itc, FTGMAC100State),
  1001. VMSTATE_UINT32(aptcr, FTGMAC100State),
  1002. VMSTATE_UINT32(dblac, FTGMAC100State),
  1003. VMSTATE_UINT32(revr, FTGMAC100State),
  1004. VMSTATE_UINT32(fear1, FTGMAC100State),
  1005. VMSTATE_UINT32(tpafcr, FTGMAC100State),
  1006. VMSTATE_UINT32(maccr, FTGMAC100State),
  1007. VMSTATE_UINT32(phycr, FTGMAC100State),
  1008. VMSTATE_UINT32(phydata, FTGMAC100State),
  1009. VMSTATE_UINT32(fcr, FTGMAC100State),
  1010. VMSTATE_UINT32(phy_status, FTGMAC100State),
  1011. VMSTATE_UINT32(phy_control, FTGMAC100State),
  1012. VMSTATE_UINT32(phy_advertise, FTGMAC100State),
  1013. VMSTATE_UINT32(phy_int, FTGMAC100State),
  1014. VMSTATE_UINT32(phy_int_mask, FTGMAC100State),
  1015. VMSTATE_UINT32(txdes0_edotr, FTGMAC100State),
  1016. VMSTATE_UINT32(rxdes0_edorr, FTGMAC100State),
  1017. VMSTATE_END_OF_LIST()
  1018. }
  1019. };
  1020. static Property ftgmac100_properties[] = {
  1021. DEFINE_PROP_BOOL("aspeed", FTGMAC100State, aspeed, false),
  1022. DEFINE_NIC_PROPERTIES(FTGMAC100State, conf),
  1023. DEFINE_PROP_END_OF_LIST(),
  1024. };
  1025. static void ftgmac100_class_init(ObjectClass *klass, void *data)
  1026. {
  1027. DeviceClass *dc = DEVICE_CLASS(klass);
  1028. dc->vmsd = &vmstate_ftgmac100;
  1029. dc->reset = ftgmac100_reset;
  1030. device_class_set_props(dc, ftgmac100_properties);
  1031. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  1032. dc->realize = ftgmac100_realize;
  1033. dc->desc = "Faraday FTGMAC100 Gigabit Ethernet emulation";
  1034. }
  1035. static const TypeInfo ftgmac100_info = {
  1036. .name = TYPE_FTGMAC100,
  1037. .parent = TYPE_SYS_BUS_DEVICE,
  1038. .instance_size = sizeof(FTGMAC100State),
  1039. .class_init = ftgmac100_class_init,
  1040. };
  1041. /*
  1042. * AST2600 MII controller
  1043. */
  1044. #define ASPEED_MII_PHYCR_FIRE BIT(31)
  1045. #define ASPEED_MII_PHYCR_ST_22 BIT(28)
  1046. #define ASPEED_MII_PHYCR_OP(x) ((x) & (ASPEED_MII_PHYCR_OP_WRITE | \
  1047. ASPEED_MII_PHYCR_OP_READ))
  1048. #define ASPEED_MII_PHYCR_OP_WRITE BIT(26)
  1049. #define ASPEED_MII_PHYCR_OP_READ BIT(27)
  1050. #define ASPEED_MII_PHYCR_DATA(x) (x & 0xffff)
  1051. #define ASPEED_MII_PHYCR_PHY(x) (((x) >> 21) & 0x1f)
  1052. #define ASPEED_MII_PHYCR_REG(x) (((x) >> 16) & 0x1f)
  1053. #define ASPEED_MII_PHYDATA_IDLE BIT(16)
  1054. static void aspeed_mii_transition(AspeedMiiState *s, bool fire)
  1055. {
  1056. if (fire) {
  1057. s->phycr |= ASPEED_MII_PHYCR_FIRE;
  1058. s->phydata &= ~ASPEED_MII_PHYDATA_IDLE;
  1059. } else {
  1060. s->phycr &= ~ASPEED_MII_PHYCR_FIRE;
  1061. s->phydata |= ASPEED_MII_PHYDATA_IDLE;
  1062. }
  1063. }
  1064. static void aspeed_mii_do_phy_ctl(AspeedMiiState *s)
  1065. {
  1066. uint8_t reg;
  1067. uint16_t data;
  1068. if (!(s->phycr & ASPEED_MII_PHYCR_ST_22)) {
  1069. aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE);
  1070. qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__);
  1071. return;
  1072. }
  1073. /* Nothing to do */
  1074. if (!(s->phycr & ASPEED_MII_PHYCR_FIRE)) {
  1075. return;
  1076. }
  1077. reg = ASPEED_MII_PHYCR_REG(s->phycr);
  1078. data = ASPEED_MII_PHYCR_DATA(s->phycr);
  1079. switch (ASPEED_MII_PHYCR_OP(s->phycr)) {
  1080. case ASPEED_MII_PHYCR_OP_WRITE:
  1081. do_phy_write(s->nic, reg, data);
  1082. break;
  1083. case ASPEED_MII_PHYCR_OP_READ:
  1084. s->phydata = (s->phydata & ~0xffff) | do_phy_read(s->nic, reg);
  1085. break;
  1086. default:
  1087. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n",
  1088. __func__, s->phycr);
  1089. }
  1090. aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE);
  1091. }
  1092. static uint64_t aspeed_mii_read(void *opaque, hwaddr addr, unsigned size)
  1093. {
  1094. AspeedMiiState *s = ASPEED_MII(opaque);
  1095. switch (addr) {
  1096. case 0x0:
  1097. return s->phycr;
  1098. case 0x4:
  1099. return s->phydata;
  1100. default:
  1101. g_assert_not_reached();
  1102. }
  1103. }
  1104. static void aspeed_mii_write(void *opaque, hwaddr addr,
  1105. uint64_t value, unsigned size)
  1106. {
  1107. AspeedMiiState *s = ASPEED_MII(opaque);
  1108. switch (addr) {
  1109. case 0x0:
  1110. s->phycr = value & ~(s->phycr & ASPEED_MII_PHYCR_FIRE);
  1111. break;
  1112. case 0x4:
  1113. s->phydata = value & ~(0xffff | ASPEED_MII_PHYDATA_IDLE);
  1114. break;
  1115. default:
  1116. g_assert_not_reached();
  1117. }
  1118. aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE));
  1119. aspeed_mii_do_phy_ctl(s);
  1120. }
  1121. static const MemoryRegionOps aspeed_mii_ops = {
  1122. .read = aspeed_mii_read,
  1123. .write = aspeed_mii_write,
  1124. .valid.min_access_size = 4,
  1125. .valid.max_access_size = 4,
  1126. .endianness = DEVICE_LITTLE_ENDIAN,
  1127. };
  1128. static void aspeed_mii_reset(DeviceState *dev)
  1129. {
  1130. AspeedMiiState *s = ASPEED_MII(dev);
  1131. s->phycr = 0;
  1132. s->phydata = 0;
  1133. aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE));
  1134. };
  1135. static void aspeed_mii_realize(DeviceState *dev, Error **errp)
  1136. {
  1137. AspeedMiiState *s = ASPEED_MII(dev);
  1138. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1139. assert(s->nic);
  1140. memory_region_init_io(&s->iomem, OBJECT(dev), &aspeed_mii_ops, s,
  1141. TYPE_ASPEED_MII, 0x8);
  1142. sysbus_init_mmio(sbd, &s->iomem);
  1143. }
  1144. static const VMStateDescription vmstate_aspeed_mii = {
  1145. .name = TYPE_ASPEED_MII,
  1146. .version_id = 1,
  1147. .minimum_version_id = 1,
  1148. .fields = (VMStateField[]) {
  1149. VMSTATE_UINT32(phycr, FTGMAC100State),
  1150. VMSTATE_UINT32(phydata, FTGMAC100State),
  1151. VMSTATE_END_OF_LIST()
  1152. }
  1153. };
  1154. static Property aspeed_mii_properties[] = {
  1155. DEFINE_PROP_LINK("nic", AspeedMiiState, nic, TYPE_FTGMAC100,
  1156. FTGMAC100State *),
  1157. DEFINE_PROP_END_OF_LIST(),
  1158. };
  1159. static void aspeed_mii_class_init(ObjectClass *klass, void *data)
  1160. {
  1161. DeviceClass *dc = DEVICE_CLASS(klass);
  1162. dc->vmsd = &vmstate_aspeed_mii;
  1163. dc->reset = aspeed_mii_reset;
  1164. dc->realize = aspeed_mii_realize;
  1165. dc->desc = "Aspeed MII controller";
  1166. device_class_set_props(dc, aspeed_mii_properties);
  1167. }
  1168. static const TypeInfo aspeed_mii_info = {
  1169. .name = TYPE_ASPEED_MII,
  1170. .parent = TYPE_SYS_BUS_DEVICE,
  1171. .instance_size = sizeof(AspeedMiiState),
  1172. .class_init = aspeed_mii_class_init,
  1173. };
  1174. static void ftgmac100_register_types(void)
  1175. {
  1176. type_register_static(&ftgmac100_info);
  1177. type_register_static(&aspeed_mii_info);
  1178. }
  1179. type_init(ftgmac100_register_types)