npcm7xx_clk.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Nuvoton NPCM7xx Clock Control Registers.
  3. *
  4. * Copyright 2020 Google LLC
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. */
  16. #include "qemu/osdep.h"
  17. #include "hw/misc/npcm7xx_clk.h"
  18. #include "migration/vmstate.h"
  19. #include "qemu/error-report.h"
  20. #include "qemu/log.h"
  21. #include "qemu/module.h"
  22. #include "qemu/timer.h"
  23. #include "qemu/units.h"
  24. #include "trace.h"
  25. #define PLLCON_LOKI BIT(31)
  26. #define PLLCON_LOKS BIT(30)
  27. #define PLLCON_PWDEN BIT(12)
  28. enum NPCM7xxCLKRegisters {
  29. NPCM7XX_CLK_CLKEN1,
  30. NPCM7XX_CLK_CLKSEL,
  31. NPCM7XX_CLK_CLKDIV1,
  32. NPCM7XX_CLK_PLLCON0,
  33. NPCM7XX_CLK_PLLCON1,
  34. NPCM7XX_CLK_SWRSTR,
  35. NPCM7XX_CLK_IPSRST1 = 0x20 / sizeof(uint32_t),
  36. NPCM7XX_CLK_IPSRST2,
  37. NPCM7XX_CLK_CLKEN2,
  38. NPCM7XX_CLK_CLKDIV2,
  39. NPCM7XX_CLK_CLKEN3,
  40. NPCM7XX_CLK_IPSRST3,
  41. NPCM7XX_CLK_WD0RCR,
  42. NPCM7XX_CLK_WD1RCR,
  43. NPCM7XX_CLK_WD2RCR,
  44. NPCM7XX_CLK_SWRSTC1,
  45. NPCM7XX_CLK_SWRSTC2,
  46. NPCM7XX_CLK_SWRSTC3,
  47. NPCM7XX_CLK_SWRSTC4,
  48. NPCM7XX_CLK_PLLCON2,
  49. NPCM7XX_CLK_CLKDIV3,
  50. NPCM7XX_CLK_CORSTC,
  51. NPCM7XX_CLK_PLLCONG,
  52. NPCM7XX_CLK_AHBCKFI,
  53. NPCM7XX_CLK_SECCNT,
  54. NPCM7XX_CLK_CNTR25M,
  55. NPCM7XX_CLK_REGS_END,
  56. };
  57. /*
  58. * These reset values were taken from version 0.91 of the NPCM750R data sheet.
  59. *
  60. * All are loaded on power-up reset. CLKENx and SWRSTR should also be loaded on
  61. * core domain reset, but this reset type is not yet supported by QEMU.
  62. */
  63. static const uint32_t cold_reset_values[NPCM7XX_CLK_NR_REGS] = {
  64. [NPCM7XX_CLK_CLKEN1] = 0xffffffff,
  65. [NPCM7XX_CLK_CLKSEL] = 0x004aaaaa,
  66. [NPCM7XX_CLK_CLKDIV1] = 0x5413f855,
  67. [NPCM7XX_CLK_PLLCON0] = 0x00222101 | PLLCON_LOKI,
  68. [NPCM7XX_CLK_PLLCON1] = 0x00202101 | PLLCON_LOKI,
  69. [NPCM7XX_CLK_IPSRST1] = 0x00001000,
  70. [NPCM7XX_CLK_IPSRST2] = 0x80000000,
  71. [NPCM7XX_CLK_CLKEN2] = 0xffffffff,
  72. [NPCM7XX_CLK_CLKDIV2] = 0xaa4f8f9f,
  73. [NPCM7XX_CLK_CLKEN3] = 0xffffffff,
  74. [NPCM7XX_CLK_IPSRST3] = 0x03000000,
  75. [NPCM7XX_CLK_WD0RCR] = 0xffffffff,
  76. [NPCM7XX_CLK_WD1RCR] = 0xffffffff,
  77. [NPCM7XX_CLK_WD2RCR] = 0xffffffff,
  78. [NPCM7XX_CLK_SWRSTC1] = 0x00000003,
  79. [NPCM7XX_CLK_PLLCON2] = 0x00c02105 | PLLCON_LOKI,
  80. [NPCM7XX_CLK_CORSTC] = 0x04000003,
  81. [NPCM7XX_CLK_PLLCONG] = 0x01228606 | PLLCON_LOKI,
  82. [NPCM7XX_CLK_AHBCKFI] = 0x000000c8,
  83. };
  84. static uint64_t npcm7xx_clk_read(void *opaque, hwaddr offset, unsigned size)
  85. {
  86. uint32_t reg = offset / sizeof(uint32_t);
  87. NPCM7xxCLKState *s = opaque;
  88. int64_t now_ns;
  89. uint32_t value = 0;
  90. if (reg >= NPCM7XX_CLK_NR_REGS) {
  91. qemu_log_mask(LOG_GUEST_ERROR,
  92. "%s: offset 0x%04" HWADDR_PRIx " out of range\n",
  93. __func__, offset);
  94. return 0;
  95. }
  96. switch (reg) {
  97. case NPCM7XX_CLK_SWRSTR:
  98. qemu_log_mask(LOG_GUEST_ERROR,
  99. "%s: register @ 0x%04" HWADDR_PRIx " is write-only\n",
  100. __func__, offset);
  101. break;
  102. case NPCM7XX_CLK_SECCNT:
  103. now_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  104. value = (now_ns - s->ref_ns) / NANOSECONDS_PER_SECOND;
  105. break;
  106. case NPCM7XX_CLK_CNTR25M:
  107. now_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  108. /*
  109. * This register counts 25 MHz cycles, updating every 640 ns. It rolls
  110. * over to zero every second.
  111. *
  112. * The 4 LSBs are always zero: (1e9 / 640) << 4 = 25000000.
  113. */
  114. value = (((now_ns - s->ref_ns) / 640) << 4) % NPCM7XX_TIMER_REF_HZ;
  115. break;
  116. default:
  117. value = s->regs[reg];
  118. break;
  119. };
  120. trace_npcm7xx_clk_read(offset, value);
  121. return value;
  122. }
  123. static void npcm7xx_clk_write(void *opaque, hwaddr offset,
  124. uint64_t v, unsigned size)
  125. {
  126. uint32_t reg = offset / sizeof(uint32_t);
  127. NPCM7xxCLKState *s = opaque;
  128. uint32_t value = v;
  129. trace_npcm7xx_clk_write(offset, value);
  130. if (reg >= NPCM7XX_CLK_NR_REGS) {
  131. qemu_log_mask(LOG_GUEST_ERROR,
  132. "%s: offset 0x%04" HWADDR_PRIx " out of range\n",
  133. __func__, offset);
  134. return;
  135. }
  136. switch (reg) {
  137. case NPCM7XX_CLK_SWRSTR:
  138. qemu_log_mask(LOG_UNIMP, "%s: SW reset not implemented: 0x%02x\n",
  139. __func__, value);
  140. value = 0;
  141. break;
  142. case NPCM7XX_CLK_PLLCON0:
  143. case NPCM7XX_CLK_PLLCON1:
  144. case NPCM7XX_CLK_PLLCON2:
  145. case NPCM7XX_CLK_PLLCONG:
  146. if (value & PLLCON_PWDEN) {
  147. /* Power down -- clear lock and indicate loss of lock */
  148. value &= ~PLLCON_LOKI;
  149. value |= PLLCON_LOKS;
  150. } else {
  151. /* Normal mode -- assume always locked */
  152. value |= PLLCON_LOKI;
  153. /* Keep LOKS unchanged unless cleared by writing 1 */
  154. if (value & PLLCON_LOKS) {
  155. value &= ~PLLCON_LOKS;
  156. } else {
  157. value |= (value & PLLCON_LOKS);
  158. }
  159. }
  160. break;
  161. case NPCM7XX_CLK_CNTR25M:
  162. qemu_log_mask(LOG_GUEST_ERROR,
  163. "%s: register @ 0x%04" HWADDR_PRIx " is read-only\n",
  164. __func__, offset);
  165. return;
  166. }
  167. s->regs[reg] = value;
  168. }
  169. static const struct MemoryRegionOps npcm7xx_clk_ops = {
  170. .read = npcm7xx_clk_read,
  171. .write = npcm7xx_clk_write,
  172. .endianness = DEVICE_LITTLE_ENDIAN,
  173. .valid = {
  174. .min_access_size = 4,
  175. .max_access_size = 4,
  176. .unaligned = false,
  177. },
  178. };
  179. static void npcm7xx_clk_enter_reset(Object *obj, ResetType type)
  180. {
  181. NPCM7xxCLKState *s = NPCM7XX_CLK(obj);
  182. QEMU_BUILD_BUG_ON(sizeof(s->regs) != sizeof(cold_reset_values));
  183. switch (type) {
  184. case RESET_TYPE_COLD:
  185. memcpy(s->regs, cold_reset_values, sizeof(cold_reset_values));
  186. s->ref_ns = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  187. return;
  188. }
  189. /*
  190. * A small number of registers need to be reset on a core domain reset,
  191. * but no such reset type exists yet.
  192. */
  193. qemu_log_mask(LOG_UNIMP, "%s: reset type %d not implemented.",
  194. __func__, type);
  195. }
  196. static void npcm7xx_clk_init(Object *obj)
  197. {
  198. NPCM7xxCLKState *s = NPCM7XX_CLK(obj);
  199. memory_region_init_io(&s->iomem, obj, &npcm7xx_clk_ops, s,
  200. TYPE_NPCM7XX_CLK, 4 * KiB);
  201. sysbus_init_mmio(&s->parent, &s->iomem);
  202. }
  203. static const VMStateDescription vmstate_npcm7xx_clk = {
  204. .name = "npcm7xx-clk",
  205. .version_id = 0,
  206. .minimum_version_id = 0,
  207. .fields = (VMStateField[]) {
  208. VMSTATE_UINT32_ARRAY(regs, NPCM7xxCLKState, NPCM7XX_CLK_NR_REGS),
  209. VMSTATE_INT64(ref_ns, NPCM7xxCLKState),
  210. VMSTATE_END_OF_LIST(),
  211. },
  212. };
  213. static void npcm7xx_clk_class_init(ObjectClass *klass, void *data)
  214. {
  215. ResettableClass *rc = RESETTABLE_CLASS(klass);
  216. DeviceClass *dc = DEVICE_CLASS(klass);
  217. QEMU_BUILD_BUG_ON(NPCM7XX_CLK_REGS_END > NPCM7XX_CLK_NR_REGS);
  218. dc->desc = "NPCM7xx Clock Control Registers";
  219. dc->vmsd = &vmstate_npcm7xx_clk;
  220. rc->phases.enter = npcm7xx_clk_enter_reset;
  221. }
  222. static const TypeInfo npcm7xx_clk_info = {
  223. .name = TYPE_NPCM7XX_CLK,
  224. .parent = TYPE_SYS_BUS_DEVICE,
  225. .instance_size = sizeof(NPCM7xxCLKState),
  226. .instance_init = npcm7xx_clk_init,
  227. .class_init = npcm7xx_clk_class_init,
  228. };
  229. static void npcm7xx_clk_register_type(void)
  230. {
  231. type_register_static(&npcm7xx_clk_info);
  232. }
  233. type_init(npcm7xx_clk_register_type);