imx_rngc.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Freescale i.MX RNGC emulation
  3. *
  4. * Copyright (C) 2020 Martin Kaiser <martin@kaiser.cx>
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  7. * See the COPYING file in the top-level directory.
  8. *
  9. * This driver provides the minimum functionality to initialize and seed
  10. * an rngc and to read random numbers. The rngb that is found in imx25
  11. * chipsets is also supported.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "qemu/main-loop.h"
  15. #include "qemu/module.h"
  16. #include "qemu/log.h"
  17. #include "qemu/guest-random.h"
  18. #include "hw/irq.h"
  19. #include "hw/misc/imx_rngc.h"
  20. #include "migration/vmstate.h"
  21. #define RNGC_NAME "i.MX RNGC"
  22. #define RNGC_VER_ID 0x00
  23. #define RNGC_COMMAND 0x04
  24. #define RNGC_CONTROL 0x08
  25. #define RNGC_STATUS 0x0C
  26. #define RNGC_FIFO 0x14
  27. /* These version info are reported by the rngb in an imx258 chip. */
  28. #define RNG_TYPE_RNGB 0x1
  29. #define V_MAJ 0x2
  30. #define V_MIN 0x40
  31. #define RNGC_CMD_BIT_SW_RST 0x40
  32. #define RNGC_CMD_BIT_CLR_ERR 0x20
  33. #define RNGC_CMD_BIT_CLR_INT 0x10
  34. #define RNGC_CMD_BIT_SEED 0x02
  35. #define RNGC_CMD_BIT_SELF_TEST 0x01
  36. #define RNGC_CTRL_BIT_MASK_ERR 0x40
  37. #define RNGC_CTRL_BIT_MASK_DONE 0x20
  38. #define RNGC_CTRL_BIT_AUTO_SEED 0x10
  39. /* the current status for self-test and seed operations */
  40. #define OP_IDLE 0
  41. #define OP_RUN 1
  42. #define OP_DONE 2
  43. static uint64_t imx_rngc_read(void *opaque, hwaddr offset, unsigned size)
  44. {
  45. IMXRNGCState *s = IMX_RNGC(opaque);
  46. uint64_t val = 0;
  47. switch (offset) {
  48. case RNGC_VER_ID:
  49. val |= RNG_TYPE_RNGB << 28 | V_MAJ << 8 | V_MIN;
  50. break;
  51. case RNGC_COMMAND:
  52. if (s->op_seed == OP_RUN) {
  53. val |= RNGC_CMD_BIT_SEED;
  54. }
  55. if (s->op_self_test == OP_RUN) {
  56. val |= RNGC_CMD_BIT_SELF_TEST;
  57. }
  58. break;
  59. case RNGC_CONTROL:
  60. /*
  61. * The CTL_ACC and VERIF_MODE bits are not supported yet.
  62. * They read as 0.
  63. */
  64. val |= s->mask;
  65. if (s->auto_seed) {
  66. val |= RNGC_CTRL_BIT_AUTO_SEED;
  67. }
  68. /*
  69. * We don't have an internal fifo like the real hardware.
  70. * There's no need for strategy to handle fifo underflows.
  71. * We return the FIFO_UFLOW_RESPONSE bits as 0.
  72. */
  73. break;
  74. case RNGC_STATUS:
  75. /*
  76. * We never report any statistics test or self-test errors or any
  77. * other errors. STAT_TEST_PF, ST_PF and ERROR are always 0.
  78. */
  79. /*
  80. * We don't have an internal fifo, see above. Therefore, we
  81. * report back the default fifo size (5 32-bit words) and
  82. * indicate that our fifo is always full.
  83. */
  84. val |= 5 << 12 | 5 << 8;
  85. /* We always have a new seed available. */
  86. val |= 1 << 6;
  87. if (s->op_seed == OP_DONE) {
  88. val |= 1 << 5;
  89. }
  90. if (s->op_self_test == OP_DONE) {
  91. val |= 1 << 4;
  92. }
  93. if (s->op_seed == OP_RUN || s->op_self_test == OP_RUN) {
  94. /*
  95. * We're busy if self-test is running or if we're
  96. * seeding the prng.
  97. */
  98. val |= 1 << 1;
  99. } else {
  100. /*
  101. * We're ready to provide secure random numbers whenever
  102. * we're not busy.
  103. */
  104. val |= 1;
  105. }
  106. break;
  107. case RNGC_FIFO:
  108. qemu_guest_getrandom_nofail(&val, sizeof(val));
  109. break;
  110. }
  111. return val;
  112. }
  113. static void imx_rngc_do_reset(IMXRNGCState *s)
  114. {
  115. s->op_self_test = OP_IDLE;
  116. s->op_seed = OP_IDLE;
  117. s->mask = 0;
  118. s->auto_seed = false;
  119. }
  120. static void imx_rngc_write(void *opaque, hwaddr offset, uint64_t value,
  121. unsigned size)
  122. {
  123. IMXRNGCState *s = IMX_RNGC(opaque);
  124. switch (offset) {
  125. case RNGC_COMMAND:
  126. if (value & RNGC_CMD_BIT_SW_RST) {
  127. imx_rngc_do_reset(s);
  128. }
  129. /*
  130. * For now, both CLR_ERR and CLR_INT clear the interrupt. We
  131. * don't report any errors yet.
  132. */
  133. if (value & (RNGC_CMD_BIT_CLR_ERR | RNGC_CMD_BIT_CLR_INT)) {
  134. qemu_irq_lower(s->irq);
  135. }
  136. if (value & RNGC_CMD_BIT_SEED) {
  137. s->op_seed = OP_RUN;
  138. qemu_bh_schedule(s->seed_bh);
  139. }
  140. if (value & RNGC_CMD_BIT_SELF_TEST) {
  141. s->op_self_test = OP_RUN;
  142. qemu_bh_schedule(s->self_test_bh);
  143. }
  144. break;
  145. case RNGC_CONTROL:
  146. /*
  147. * The CTL_ACC and VERIF_MODE bits are not supported yet.
  148. * We ignore them if they're set by the caller.
  149. */
  150. if (value & RNGC_CTRL_BIT_MASK_ERR) {
  151. s->mask |= RNGC_CTRL_BIT_MASK_ERR;
  152. } else {
  153. s->mask &= ~RNGC_CTRL_BIT_MASK_ERR;
  154. }
  155. if (value & RNGC_CTRL_BIT_MASK_DONE) {
  156. s->mask |= RNGC_CTRL_BIT_MASK_DONE;
  157. } else {
  158. s->mask &= ~RNGC_CTRL_BIT_MASK_DONE;
  159. }
  160. if (value & RNGC_CTRL_BIT_AUTO_SEED) {
  161. s->auto_seed = true;
  162. } else {
  163. s->auto_seed = false;
  164. }
  165. break;
  166. }
  167. }
  168. static const MemoryRegionOps imx_rngc_ops = {
  169. .read = imx_rngc_read,
  170. .write = imx_rngc_write,
  171. .endianness = DEVICE_NATIVE_ENDIAN,
  172. };
  173. static void imx_rngc_self_test(void *opaque)
  174. {
  175. IMXRNGCState *s = IMX_RNGC(opaque);
  176. s->op_self_test = OP_DONE;
  177. if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) {
  178. qemu_irq_raise(s->irq);
  179. }
  180. }
  181. static void imx_rngc_seed(void *opaque)
  182. {
  183. IMXRNGCState *s = IMX_RNGC(opaque);
  184. s->op_seed = OP_DONE;
  185. if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) {
  186. qemu_irq_raise(s->irq);
  187. }
  188. }
  189. static void imx_rngc_realize(DeviceState *dev, Error **errp)
  190. {
  191. IMXRNGCState *s = IMX_RNGC(dev);
  192. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  193. memory_region_init_io(&s->iomem, OBJECT(s), &imx_rngc_ops, s,
  194. TYPE_IMX_RNGC, 0x1000);
  195. sysbus_init_mmio(sbd, &s->iomem);
  196. sysbus_init_irq(sbd, &s->irq);
  197. s->self_test_bh = qemu_bh_new(imx_rngc_self_test, s);
  198. s->seed_bh = qemu_bh_new(imx_rngc_seed, s);
  199. }
  200. static void imx_rngc_reset(DeviceState *dev)
  201. {
  202. IMXRNGCState *s = IMX_RNGC(dev);
  203. imx_rngc_do_reset(s);
  204. }
  205. static const VMStateDescription vmstate_imx_rngc = {
  206. .name = RNGC_NAME,
  207. .version_id = 1,
  208. .minimum_version_id = 1,
  209. .fields = (VMStateField[]) {
  210. VMSTATE_UINT8(op_self_test, IMXRNGCState),
  211. VMSTATE_UINT8(op_seed, IMXRNGCState),
  212. VMSTATE_UINT8(mask, IMXRNGCState),
  213. VMSTATE_BOOL(auto_seed, IMXRNGCState),
  214. VMSTATE_END_OF_LIST()
  215. }
  216. };
  217. static void imx_rngc_class_init(ObjectClass *klass, void *data)
  218. {
  219. DeviceClass *dc = DEVICE_CLASS(klass);
  220. dc->realize = imx_rngc_realize;
  221. dc->reset = imx_rngc_reset;
  222. dc->desc = RNGC_NAME,
  223. dc->vmsd = &vmstate_imx_rngc;
  224. }
  225. static const TypeInfo imx_rngc_info = {
  226. .name = TYPE_IMX_RNGC,
  227. .parent = TYPE_SYS_BUS_DEVICE,
  228. .instance_size = sizeof(IMXRNGCState),
  229. .class_init = imx_rngc_class_init,
  230. };
  231. static void imx_rngc_register_types(void)
  232. {
  233. type_register_static(&imx_rngc_info);
  234. }
  235. type_init(imx_rngc_register_types)