imx6ul_ccm.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938
  1. /*
  2. * IMX6UL Clock Control Module
  3. *
  4. * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net>
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  7. * See the COPYING file in the top-level directory.
  8. *
  9. * To get the timer frequencies right, we need to emulate at least part of
  10. * the CCM.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "hw/registerfields.h"
  14. #include "migration/vmstate.h"
  15. #include "hw/misc/imx6ul_ccm.h"
  16. #include "qemu/log.h"
  17. #include "qemu/module.h"
  18. #include "trace.h"
  19. static const uint32_t ccm_mask[CCM_MAX] = {
  20. [CCM_CCR] = 0xf01fef80,
  21. [CCM_CCDR] = 0xfffeffff,
  22. [CCM_CSR] = 0xffffffff,
  23. [CCM_CCSR] = 0xfffffef2,
  24. [CCM_CACRR] = 0xfffffff8,
  25. [CCM_CBCDR] = 0xc1f8e000,
  26. [CCM_CBCMR] = 0xfc03cfff,
  27. [CCM_CSCMR1] = 0x80700000,
  28. [CCM_CSCMR2] = 0xe01ff003,
  29. [CCM_CSCDR1] = 0xfe00c780,
  30. [CCM_CS1CDR] = 0xfe00fe00,
  31. [CCM_CS2CDR] = 0xf8007000,
  32. [CCM_CDCDR] = 0xf00fffff,
  33. [CCM_CHSCCDR] = 0xfffc01ff,
  34. [CCM_CSCDR2] = 0xfe0001ff,
  35. [CCM_CSCDR3] = 0xffffc1ff,
  36. [CCM_CDHIPR] = 0xffffffff,
  37. [CCM_CTOR] = 0x00000000,
  38. [CCM_CLPCR] = 0xf39ff01c,
  39. [CCM_CISR] = 0xfb85ffbe,
  40. [CCM_CIMR] = 0xfb85ffbf,
  41. [CCM_CCOSR] = 0xfe00fe00,
  42. [CCM_CGPR] = 0xfffc3fea,
  43. [CCM_CCGR0] = 0x00000000,
  44. [CCM_CCGR1] = 0x00000000,
  45. [CCM_CCGR2] = 0x00000000,
  46. [CCM_CCGR3] = 0x00000000,
  47. [CCM_CCGR4] = 0x00000000,
  48. [CCM_CCGR5] = 0x00000000,
  49. [CCM_CCGR6] = 0x00000000,
  50. [CCM_CMEOR] = 0xafffff1f,
  51. };
  52. static const uint32_t analog_mask[CCM_ANALOG_MAX] = {
  53. [CCM_ANALOG_PLL_ARM] = 0xfff60f80,
  54. [CCM_ANALOG_PLL_USB1] = 0xfffe0fbc,
  55. [CCM_ANALOG_PLL_USB2] = 0xfffe0fbc,
  56. [CCM_ANALOG_PLL_SYS] = 0xfffa0ffe,
  57. [CCM_ANALOG_PLL_SYS_SS] = 0x00000000,
  58. [CCM_ANALOG_PLL_SYS_NUM] = 0xc0000000,
  59. [CCM_ANALOG_PLL_SYS_DENOM] = 0xc0000000,
  60. [CCM_ANALOG_PLL_AUDIO] = 0xffe20f80,
  61. [CCM_ANALOG_PLL_AUDIO_NUM] = 0xc0000000,
  62. [CCM_ANALOG_PLL_AUDIO_DENOM] = 0xc0000000,
  63. [CCM_ANALOG_PLL_VIDEO] = 0xffe20f80,
  64. [CCM_ANALOG_PLL_VIDEO_NUM] = 0xc0000000,
  65. [CCM_ANALOG_PLL_VIDEO_DENOM] = 0xc0000000,
  66. [CCM_ANALOG_PLL_ENET] = 0xffc20ff0,
  67. [CCM_ANALOG_PFD_480] = 0x40404040,
  68. [CCM_ANALOG_PFD_528] = 0x40404040,
  69. [PMU_MISC0] = 0x01fe8306,
  70. [PMU_MISC1] = 0x07fcede0,
  71. [PMU_MISC2] = 0x005f5f5f,
  72. };
  73. static const char *imx6ul_ccm_reg_name(uint32_t reg)
  74. {
  75. static char unknown[20];
  76. switch (reg) {
  77. case CCM_CCR:
  78. return "CCR";
  79. case CCM_CCDR:
  80. return "CCDR";
  81. case CCM_CSR:
  82. return "CSR";
  83. case CCM_CCSR:
  84. return "CCSR";
  85. case CCM_CACRR:
  86. return "CACRR";
  87. case CCM_CBCDR:
  88. return "CBCDR";
  89. case CCM_CBCMR:
  90. return "CBCMR";
  91. case CCM_CSCMR1:
  92. return "CSCMR1";
  93. case CCM_CSCMR2:
  94. return "CSCMR2";
  95. case CCM_CSCDR1:
  96. return "CSCDR1";
  97. case CCM_CS1CDR:
  98. return "CS1CDR";
  99. case CCM_CS2CDR:
  100. return "CS2CDR";
  101. case CCM_CDCDR:
  102. return "CDCDR";
  103. case CCM_CHSCCDR:
  104. return "CHSCCDR";
  105. case CCM_CSCDR2:
  106. return "CSCDR2";
  107. case CCM_CSCDR3:
  108. return "CSCDR3";
  109. case CCM_CDHIPR:
  110. return "CDHIPR";
  111. case CCM_CTOR:
  112. return "CTOR";
  113. case CCM_CLPCR:
  114. return "CLPCR";
  115. case CCM_CISR:
  116. return "CISR";
  117. case CCM_CIMR:
  118. return "CIMR";
  119. case CCM_CCOSR:
  120. return "CCOSR";
  121. case CCM_CGPR:
  122. return "CGPR";
  123. case CCM_CCGR0:
  124. return "CCGR0";
  125. case CCM_CCGR1:
  126. return "CCGR1";
  127. case CCM_CCGR2:
  128. return "CCGR2";
  129. case CCM_CCGR3:
  130. return "CCGR3";
  131. case CCM_CCGR4:
  132. return "CCGR4";
  133. case CCM_CCGR5:
  134. return "CCGR5";
  135. case CCM_CCGR6:
  136. return "CCGR6";
  137. case CCM_CMEOR:
  138. return "CMEOR";
  139. default:
  140. sprintf(unknown, "%d ?", reg);
  141. return unknown;
  142. }
  143. }
  144. static const char *imx6ul_analog_reg_name(uint32_t reg)
  145. {
  146. static char unknown[20];
  147. switch (reg) {
  148. case CCM_ANALOG_PLL_ARM:
  149. return "PLL_ARM";
  150. case CCM_ANALOG_PLL_ARM_SET:
  151. return "PLL_ARM_SET";
  152. case CCM_ANALOG_PLL_ARM_CLR:
  153. return "PLL_ARM_CLR";
  154. case CCM_ANALOG_PLL_ARM_TOG:
  155. return "PLL_ARM_TOG";
  156. case CCM_ANALOG_PLL_USB1:
  157. return "PLL_USB1";
  158. case CCM_ANALOG_PLL_USB1_SET:
  159. return "PLL_USB1_SET";
  160. case CCM_ANALOG_PLL_USB1_CLR:
  161. return "PLL_USB1_CLR";
  162. case CCM_ANALOG_PLL_USB1_TOG:
  163. return "PLL_USB1_TOG";
  164. case CCM_ANALOG_PLL_USB2:
  165. return "PLL_USB2";
  166. case CCM_ANALOG_PLL_USB2_SET:
  167. return "PLL_USB2_SET";
  168. case CCM_ANALOG_PLL_USB2_CLR:
  169. return "PLL_USB2_CLR";
  170. case CCM_ANALOG_PLL_USB2_TOG:
  171. return "PLL_USB2_TOG";
  172. case CCM_ANALOG_PLL_SYS:
  173. return "PLL_SYS";
  174. case CCM_ANALOG_PLL_SYS_SET:
  175. return "PLL_SYS_SET";
  176. case CCM_ANALOG_PLL_SYS_CLR:
  177. return "PLL_SYS_CLR";
  178. case CCM_ANALOG_PLL_SYS_TOG:
  179. return "PLL_SYS_TOG";
  180. case CCM_ANALOG_PLL_SYS_SS:
  181. return "PLL_SYS_SS";
  182. case CCM_ANALOG_PLL_SYS_NUM:
  183. return "PLL_SYS_NUM";
  184. case CCM_ANALOG_PLL_SYS_DENOM:
  185. return "PLL_SYS_DENOM";
  186. case CCM_ANALOG_PLL_AUDIO:
  187. return "PLL_AUDIO";
  188. case CCM_ANALOG_PLL_AUDIO_SET:
  189. return "PLL_AUDIO_SET";
  190. case CCM_ANALOG_PLL_AUDIO_CLR:
  191. return "PLL_AUDIO_CLR";
  192. case CCM_ANALOG_PLL_AUDIO_TOG:
  193. return "PLL_AUDIO_TOG";
  194. case CCM_ANALOG_PLL_AUDIO_NUM:
  195. return "PLL_AUDIO_NUM";
  196. case CCM_ANALOG_PLL_AUDIO_DENOM:
  197. return "PLL_AUDIO_DENOM";
  198. case CCM_ANALOG_PLL_VIDEO:
  199. return "PLL_VIDEO";
  200. case CCM_ANALOG_PLL_VIDEO_SET:
  201. return "PLL_VIDEO_SET";
  202. case CCM_ANALOG_PLL_VIDEO_CLR:
  203. return "PLL_VIDEO_CLR";
  204. case CCM_ANALOG_PLL_VIDEO_TOG:
  205. return "PLL_VIDEO_TOG";
  206. case CCM_ANALOG_PLL_VIDEO_NUM:
  207. return "PLL_VIDEO_NUM";
  208. case CCM_ANALOG_PLL_VIDEO_DENOM:
  209. return "PLL_VIDEO_DENOM";
  210. case CCM_ANALOG_PLL_ENET:
  211. return "PLL_ENET";
  212. case CCM_ANALOG_PLL_ENET_SET:
  213. return "PLL_ENET_SET";
  214. case CCM_ANALOG_PLL_ENET_CLR:
  215. return "PLL_ENET_CLR";
  216. case CCM_ANALOG_PLL_ENET_TOG:
  217. return "PLL_ENET_TOG";
  218. case CCM_ANALOG_PFD_480:
  219. return "PFD_480";
  220. case CCM_ANALOG_PFD_480_SET:
  221. return "PFD_480_SET";
  222. case CCM_ANALOG_PFD_480_CLR:
  223. return "PFD_480_CLR";
  224. case CCM_ANALOG_PFD_480_TOG:
  225. return "PFD_480_TOG";
  226. case CCM_ANALOG_PFD_528:
  227. return "PFD_528";
  228. case CCM_ANALOG_PFD_528_SET:
  229. return "PFD_528_SET";
  230. case CCM_ANALOG_PFD_528_CLR:
  231. return "PFD_528_CLR";
  232. case CCM_ANALOG_PFD_528_TOG:
  233. return "PFD_528_TOG";
  234. case CCM_ANALOG_MISC0:
  235. return "MISC0";
  236. case CCM_ANALOG_MISC0_SET:
  237. return "MISC0_SET";
  238. case CCM_ANALOG_MISC0_CLR:
  239. return "MISC0_CLR";
  240. case CCM_ANALOG_MISC0_TOG:
  241. return "MISC0_TOG";
  242. case CCM_ANALOG_MISC2:
  243. return "MISC2";
  244. case CCM_ANALOG_MISC2_SET:
  245. return "MISC2_SET";
  246. case CCM_ANALOG_MISC2_CLR:
  247. return "MISC2_CLR";
  248. case CCM_ANALOG_MISC2_TOG:
  249. return "MISC2_TOG";
  250. case PMU_REG_1P1:
  251. return "PMU_REG_1P1";
  252. case PMU_REG_3P0:
  253. return "PMU_REG_3P0";
  254. case PMU_REG_2P5:
  255. return "PMU_REG_2P5";
  256. case PMU_REG_CORE:
  257. return "PMU_REG_CORE";
  258. case PMU_MISC1:
  259. return "PMU_MISC1";
  260. case PMU_MISC1_SET:
  261. return "PMU_MISC1_SET";
  262. case PMU_MISC1_CLR:
  263. return "PMU_MISC1_CLR";
  264. case PMU_MISC1_TOG:
  265. return "PMU_MISC1_TOG";
  266. case USB_ANALOG_DIGPROG:
  267. return "USB_ANALOG_DIGPROG";
  268. default:
  269. sprintf(unknown, "%d ?", reg);
  270. return unknown;
  271. }
  272. }
  273. #define CKIH_FREQ 24000000 /* 24MHz crystal input */
  274. static const VMStateDescription vmstate_imx6ul_ccm = {
  275. .name = TYPE_IMX6UL_CCM,
  276. .version_id = 1,
  277. .minimum_version_id = 1,
  278. .fields = (VMStateField[]) {
  279. VMSTATE_UINT32_ARRAY(ccm, IMX6ULCCMState, CCM_MAX),
  280. VMSTATE_UINT32_ARRAY(analog, IMX6ULCCMState, CCM_ANALOG_MAX),
  281. VMSTATE_END_OF_LIST()
  282. },
  283. };
  284. static uint64_t imx6ul_analog_get_osc_clk(IMX6ULCCMState *dev)
  285. {
  286. uint64_t freq = CKIH_FREQ;
  287. trace_ccm_freq((uint32_t)freq);
  288. return freq;
  289. }
  290. static uint64_t imx6ul_analog_get_pll2_clk(IMX6ULCCMState *dev)
  291. {
  292. uint64_t freq = imx6ul_analog_get_osc_clk(dev);
  293. if (FIELD_EX32(dev->analog[CCM_ANALOG_PLL_SYS],
  294. ANALOG_PLL_SYS, DIV_SELECT)) {
  295. freq *= 22;
  296. } else {
  297. freq *= 20;
  298. }
  299. trace_ccm_freq((uint32_t)freq);
  300. return freq;
  301. }
  302. static uint64_t imx6ul_analog_get_pll3_clk(IMX6ULCCMState *dev)
  303. {
  304. uint64_t freq = imx6ul_analog_get_osc_clk(dev) * 20;
  305. trace_ccm_freq((uint32_t)freq);
  306. return freq;
  307. }
  308. static uint64_t imx6ul_analog_get_pll2_pfd0_clk(IMX6ULCCMState *dev)
  309. {
  310. uint64_t freq = 0;
  311. freq = imx6ul_analog_get_pll2_clk(dev) * 18
  312. / FIELD_EX32(dev->analog[CCM_ANALOG_PFD_528],
  313. ANALOG_PFD_528, PFD0_FRAC);
  314. trace_ccm_freq((uint32_t)freq);
  315. return freq;
  316. }
  317. static uint64_t imx6ul_analog_get_pll2_pfd2_clk(IMX6ULCCMState *dev)
  318. {
  319. uint64_t freq = 0;
  320. freq = imx6ul_analog_get_pll2_clk(dev) * 18
  321. / FIELD_EX32(dev->analog[CCM_ANALOG_PFD_528],
  322. ANALOG_PFD_528, PFD2_FRAC);
  323. trace_ccm_freq((uint32_t)freq);
  324. return freq;
  325. }
  326. static uint64_t imx6ul_analog_pll2_bypass_clk(IMX6ULCCMState *dev)
  327. {
  328. uint64_t freq = 0;
  329. trace_ccm_freq((uint32_t)freq);
  330. return freq;
  331. }
  332. static uint64_t imx6ul_ccm_get_periph_clk2_sel_clk(IMX6ULCCMState *dev)
  333. {
  334. uint64_t freq = 0;
  335. switch (FIELD_EX32(dev->ccm[CCM_CBCMR], CBCMR, PERIPH_CLK2_SEL)) {
  336. case 0:
  337. freq = imx6ul_analog_get_pll3_clk(dev);
  338. break;
  339. case 1:
  340. freq = imx6ul_analog_get_osc_clk(dev);
  341. break;
  342. case 2:
  343. freq = imx6ul_analog_pll2_bypass_clk(dev);
  344. break;
  345. case 3:
  346. /* We should never get there as 3 is a reserved value */
  347. qemu_log_mask(LOG_GUEST_ERROR,
  348. "[%s]%s: unsupported PERIPH_CLK2_SEL value 3\n",
  349. TYPE_IMX6UL_CCM, __func__);
  350. /* freq is set to 0 as we don't know what it should be */
  351. break;
  352. default:
  353. g_assert_not_reached();
  354. }
  355. trace_ccm_freq((uint32_t)freq);
  356. return freq;
  357. }
  358. static uint64_t imx6ul_ccm_get_periph_clk_sel_clk(IMX6ULCCMState *dev)
  359. {
  360. uint64_t freq = 0;
  361. switch (FIELD_EX32(dev->ccm[CCM_CBCMR], CBCMR, PRE_PERIPH_CLK_SEL)) {
  362. case 0:
  363. freq = imx6ul_analog_get_pll2_clk(dev);
  364. break;
  365. case 1:
  366. freq = imx6ul_analog_get_pll2_pfd2_clk(dev);
  367. break;
  368. case 2:
  369. freq = imx6ul_analog_get_pll2_pfd0_clk(dev);
  370. break;
  371. case 3:
  372. freq = imx6ul_analog_get_pll2_pfd2_clk(dev) / 2;
  373. break;
  374. default:
  375. g_assert_not_reached();
  376. }
  377. trace_ccm_freq((uint32_t)freq);
  378. return freq;
  379. }
  380. static uint64_t imx6ul_ccm_get_periph_clk2_clk(IMX6ULCCMState *dev)
  381. {
  382. uint64_t freq = 0;
  383. freq = imx6ul_ccm_get_periph_clk2_sel_clk(dev)
  384. / (1 + FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, PERIPH_CLK2_PODF));
  385. trace_ccm_freq((uint32_t)freq);
  386. return freq;
  387. }
  388. static uint64_t imx6ul_ccm_get_periph_sel_clk(IMX6ULCCMState *dev)
  389. {
  390. uint64_t freq = 0;
  391. switch (FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, PERIPH_CLK_SEL)) {
  392. case 0:
  393. freq = imx6ul_ccm_get_periph_clk_sel_clk(dev);
  394. break;
  395. case 1:
  396. freq = imx6ul_ccm_get_periph_clk2_clk(dev);
  397. break;
  398. default:
  399. g_assert_not_reached();
  400. }
  401. trace_ccm_freq((uint32_t)freq);
  402. return freq;
  403. }
  404. static uint64_t imx6ul_ccm_get_ahb_clk(IMX6ULCCMState *dev)
  405. {
  406. uint64_t freq = 0;
  407. freq = imx6ul_ccm_get_periph_sel_clk(dev)
  408. / (1 + FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, AHB_PODF));
  409. trace_ccm_freq((uint32_t)freq);
  410. return freq;
  411. }
  412. static uint64_t imx6ul_ccm_get_ipg_clk(IMX6ULCCMState *dev)
  413. {
  414. uint64_t freq = 0;
  415. freq = imx6ul_ccm_get_ahb_clk(dev)
  416. / (1 + FIELD_EX32(dev->ccm[CCM_CBCDR], CBCDR, IPG_PODF));
  417. trace_ccm_freq((uint32_t)freq);
  418. return freq;
  419. }
  420. static uint64_t imx6ul_ccm_get_per_sel_clk(IMX6ULCCMState *dev)
  421. {
  422. uint64_t freq = 0;
  423. switch (FIELD_EX32(dev->ccm[CCM_CSCMR1], CSCMR1, PERCLK_CLK_SEL)) {
  424. case 0:
  425. freq = imx6ul_ccm_get_ipg_clk(dev);
  426. break;
  427. case 1:
  428. freq = imx6ul_analog_get_osc_clk(dev);
  429. break;
  430. default:
  431. g_assert_not_reached();
  432. }
  433. trace_ccm_freq((uint32_t)freq);
  434. return freq;
  435. }
  436. static uint64_t imx6ul_ccm_get_per_clk(IMX6ULCCMState *dev)
  437. {
  438. uint64_t freq = 0;
  439. freq = imx6ul_ccm_get_per_sel_clk(dev)
  440. / (1 + FIELD_EX32(dev->ccm[CCM_CSCMR1], CSCMR1, PERCLK_PODF));
  441. trace_ccm_freq((uint32_t)freq);
  442. return freq;
  443. }
  444. static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
  445. {
  446. uint32_t freq = 0;
  447. IMX6ULCCMState *s = IMX6UL_CCM(dev);
  448. switch (clock) {
  449. case CLK_NONE:
  450. break;
  451. case CLK_IPG:
  452. freq = imx6ul_ccm_get_ipg_clk(s);
  453. break;
  454. case CLK_IPG_HIGH:
  455. freq = imx6ul_ccm_get_per_clk(s);
  456. break;
  457. case CLK_32k:
  458. freq = CKIL_FREQ;
  459. break;
  460. case CLK_HIGH:
  461. freq = CKIH_FREQ;
  462. break;
  463. case CLK_HIGH_DIV:
  464. freq = CKIH_FREQ / 8;
  465. break;
  466. default:
  467. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
  468. TYPE_IMX6UL_CCM, __func__, clock);
  469. break;
  470. }
  471. trace_ccm_clock_freq(clock, freq);
  472. return freq;
  473. }
  474. static void imx6ul_ccm_reset(DeviceState *dev)
  475. {
  476. IMX6ULCCMState *s = IMX6UL_CCM(dev);
  477. trace_ccm_entry();
  478. s->ccm[CCM_CCR] = 0x0401167F;
  479. s->ccm[CCM_CCDR] = 0x00000000;
  480. s->ccm[CCM_CSR] = 0x00000010;
  481. s->ccm[CCM_CCSR] = 0x00000100;
  482. s->ccm[CCM_CACRR] = 0x00000000;
  483. s->ccm[CCM_CBCDR] = 0x00018D00;
  484. s->ccm[CCM_CBCMR] = 0x24860324;
  485. s->ccm[CCM_CSCMR1] = 0x04900080;
  486. s->ccm[CCM_CSCMR2] = 0x03192F06;
  487. s->ccm[CCM_CSCDR1] = 0x00490B00;
  488. s->ccm[CCM_CS1CDR] = 0x0EC102C1;
  489. s->ccm[CCM_CS2CDR] = 0x000336C1;
  490. s->ccm[CCM_CDCDR] = 0x33F71F92;
  491. s->ccm[CCM_CHSCCDR] = 0x000248A4;
  492. s->ccm[CCM_CSCDR2] = 0x00029B48;
  493. s->ccm[CCM_CSCDR3] = 0x00014841;
  494. s->ccm[CCM_CDHIPR] = 0x00000000;
  495. s->ccm[CCM_CTOR] = 0x00000000;
  496. s->ccm[CCM_CLPCR] = 0x00000079;
  497. s->ccm[CCM_CISR] = 0x00000000;
  498. s->ccm[CCM_CIMR] = 0xFFFFFFFF;
  499. s->ccm[CCM_CCOSR] = 0x000A0001;
  500. s->ccm[CCM_CGPR] = 0x0000FE62;
  501. s->ccm[CCM_CCGR0] = 0xFFFFFFFF;
  502. s->ccm[CCM_CCGR1] = 0xFFFFFFFF;
  503. s->ccm[CCM_CCGR2] = 0xFC3FFFFF;
  504. s->ccm[CCM_CCGR3] = 0xFFFFFFFF;
  505. s->ccm[CCM_CCGR4] = 0xFFFFFFFF;
  506. s->ccm[CCM_CCGR5] = 0xFFFFFFFF;
  507. s->ccm[CCM_CCGR6] = 0xFFFFFFFF;
  508. s->ccm[CCM_CMEOR] = 0xFFFFFFFF;
  509. s->analog[CCM_ANALOG_PLL_ARM] = 0x00013063;
  510. s->analog[CCM_ANALOG_PLL_USB1] = 0x00012000;
  511. s->analog[CCM_ANALOG_PLL_USB2] = 0x00012000;
  512. s->analog[CCM_ANALOG_PLL_SYS] = 0x00013001;
  513. s->analog[CCM_ANALOG_PLL_SYS_SS] = 0x00000000;
  514. s->analog[CCM_ANALOG_PLL_SYS_NUM] = 0x00000000;
  515. s->analog[CCM_ANALOG_PLL_SYS_DENOM] = 0x00000012;
  516. s->analog[CCM_ANALOG_PLL_AUDIO] = 0x00011006;
  517. s->analog[CCM_ANALOG_PLL_AUDIO_NUM] = 0x05F5E100;
  518. s->analog[CCM_ANALOG_PLL_AUDIO_DENOM] = 0x2964619C;
  519. s->analog[CCM_ANALOG_PLL_VIDEO] = 0x0001100C;
  520. s->analog[CCM_ANALOG_PLL_VIDEO_NUM] = 0x05F5E100;
  521. s->analog[CCM_ANALOG_PLL_VIDEO_DENOM] = 0x10A24447;
  522. s->analog[CCM_ANALOG_PLL_ENET] = 0x00011001;
  523. s->analog[CCM_ANALOG_PFD_480] = 0x1311100C;
  524. s->analog[CCM_ANALOG_PFD_528] = 0x1018101B;
  525. s->analog[PMU_REG_1P1] = 0x00001073;
  526. s->analog[PMU_REG_3P0] = 0x00000F74;
  527. s->analog[PMU_REG_2P5] = 0x00001073;
  528. s->analog[PMU_REG_CORE] = 0x00482012;
  529. s->analog[PMU_MISC0] = 0x04000000;
  530. s->analog[PMU_MISC1] = 0x00000000;
  531. s->analog[PMU_MISC2] = 0x00272727;
  532. s->analog[PMU_LOWPWR_CTRL] = 0x00004009;
  533. s->analog[USB_ANALOG_USB1_VBUS_DETECT] = 0x01000004;
  534. s->analog[USB_ANALOG_USB1_CHRG_DETECT] = 0x00000000;
  535. s->analog[USB_ANALOG_USB1_VBUS_DETECT_STAT] = 0x00000000;
  536. s->analog[USB_ANALOG_USB1_CHRG_DETECT_STAT] = 0x00000000;
  537. s->analog[USB_ANALOG_USB1_MISC] = 0x00000002;
  538. s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x01000004;
  539. s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000;
  540. s->analog[USB_ANALOG_USB2_MISC] = 0x00000002;
  541. s->analog[USB_ANALOG_DIGPROG] = 0x00640000;
  542. /* all PLLs need to be locked */
  543. s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK;
  544. s->analog[CCM_ANALOG_PLL_USB1] |= CCM_ANALOG_PLL_LOCK;
  545. s->analog[CCM_ANALOG_PLL_USB2] |= CCM_ANALOG_PLL_LOCK;
  546. s->analog[CCM_ANALOG_PLL_SYS] |= CCM_ANALOG_PLL_LOCK;
  547. s->analog[CCM_ANALOG_PLL_AUDIO] |= CCM_ANALOG_PLL_LOCK;
  548. s->analog[CCM_ANALOG_PLL_VIDEO] |= CCM_ANALOG_PLL_LOCK;
  549. s->analog[CCM_ANALOG_PLL_ENET] |= CCM_ANALOG_PLL_LOCK;
  550. s->analog[TEMPMON_TEMPSENSE0] = 0x00000001;
  551. s->analog[TEMPMON_TEMPSENSE1] = 0x00000001;
  552. s->analog[TEMPMON_TEMPSENSE2] = 0x00000000;
  553. }
  554. static uint64_t imx6ul_ccm_read(void *opaque, hwaddr offset, unsigned size)
  555. {
  556. uint32_t value = 0;
  557. uint32_t index = offset >> 2;
  558. IMX6ULCCMState *s = (IMX6ULCCMState *)opaque;
  559. assert(index < CCM_MAX);
  560. value = s->ccm[index];
  561. trace_ccm_read_reg(imx6ul_ccm_reg_name(index), (uint32_t)value);
  562. return (uint64_t)value;
  563. }
  564. static void imx6ul_ccm_write(void *opaque, hwaddr offset, uint64_t value,
  565. unsigned size)
  566. {
  567. uint32_t index = offset >> 2;
  568. IMX6ULCCMState *s = (IMX6ULCCMState *)opaque;
  569. assert(index < CCM_MAX);
  570. trace_ccm_write_reg(imx6ul_ccm_reg_name(index), (uint32_t)value);
  571. s->ccm[index] = (s->ccm[index] & ccm_mask[index]) |
  572. ((uint32_t)value & ~ccm_mask[index]);
  573. }
  574. static uint64_t imx6ul_analog_read(void *opaque, hwaddr offset, unsigned size)
  575. {
  576. uint32_t value;
  577. uint32_t index = offset >> 2;
  578. IMX6ULCCMState *s = (IMX6ULCCMState *)opaque;
  579. assert(index < CCM_ANALOG_MAX);
  580. switch (index) {
  581. case CCM_ANALOG_PLL_ARM_SET:
  582. case CCM_ANALOG_PLL_USB1_SET:
  583. case CCM_ANALOG_PLL_USB2_SET:
  584. case CCM_ANALOG_PLL_SYS_SET:
  585. case CCM_ANALOG_PLL_AUDIO_SET:
  586. case CCM_ANALOG_PLL_VIDEO_SET:
  587. case CCM_ANALOG_PLL_ENET_SET:
  588. case CCM_ANALOG_PFD_480_SET:
  589. case CCM_ANALOG_PFD_528_SET:
  590. case CCM_ANALOG_MISC0_SET:
  591. case PMU_MISC1_SET:
  592. case CCM_ANALOG_MISC2_SET:
  593. case USB_ANALOG_USB1_VBUS_DETECT_SET:
  594. case USB_ANALOG_USB1_CHRG_DETECT_SET:
  595. case USB_ANALOG_USB1_MISC_SET:
  596. case USB_ANALOG_USB2_VBUS_DETECT_SET:
  597. case USB_ANALOG_USB2_CHRG_DETECT_SET:
  598. case USB_ANALOG_USB2_MISC_SET:
  599. case TEMPMON_TEMPSENSE0_SET:
  600. case TEMPMON_TEMPSENSE1_SET:
  601. case TEMPMON_TEMPSENSE2_SET:
  602. /*
  603. * All REG_NAME_SET register access are in fact targeting
  604. * the REG_NAME register.
  605. */
  606. value = s->analog[index - 1];
  607. break;
  608. case CCM_ANALOG_PLL_ARM_CLR:
  609. case CCM_ANALOG_PLL_USB1_CLR:
  610. case CCM_ANALOG_PLL_USB2_CLR:
  611. case CCM_ANALOG_PLL_SYS_CLR:
  612. case CCM_ANALOG_PLL_AUDIO_CLR:
  613. case CCM_ANALOG_PLL_VIDEO_CLR:
  614. case CCM_ANALOG_PLL_ENET_CLR:
  615. case CCM_ANALOG_PFD_480_CLR:
  616. case CCM_ANALOG_PFD_528_CLR:
  617. case CCM_ANALOG_MISC0_CLR:
  618. case PMU_MISC1_CLR:
  619. case CCM_ANALOG_MISC2_CLR:
  620. case USB_ANALOG_USB1_VBUS_DETECT_CLR:
  621. case USB_ANALOG_USB1_CHRG_DETECT_CLR:
  622. case USB_ANALOG_USB1_MISC_CLR:
  623. case USB_ANALOG_USB2_VBUS_DETECT_CLR:
  624. case USB_ANALOG_USB2_CHRG_DETECT_CLR:
  625. case USB_ANALOG_USB2_MISC_CLR:
  626. case TEMPMON_TEMPSENSE0_CLR:
  627. case TEMPMON_TEMPSENSE1_CLR:
  628. case TEMPMON_TEMPSENSE2_CLR:
  629. /*
  630. * All REG_NAME_CLR register access are in fact targeting
  631. * the REG_NAME register.
  632. */
  633. value = s->analog[index - 2];
  634. break;
  635. case CCM_ANALOG_PLL_ARM_TOG:
  636. case CCM_ANALOG_PLL_USB1_TOG:
  637. case CCM_ANALOG_PLL_USB2_TOG:
  638. case CCM_ANALOG_PLL_SYS_TOG:
  639. case CCM_ANALOG_PLL_AUDIO_TOG:
  640. case CCM_ANALOG_PLL_VIDEO_TOG:
  641. case CCM_ANALOG_PLL_ENET_TOG:
  642. case CCM_ANALOG_PFD_480_TOG:
  643. case CCM_ANALOG_PFD_528_TOG:
  644. case CCM_ANALOG_MISC0_TOG:
  645. case PMU_MISC1_TOG:
  646. case CCM_ANALOG_MISC2_TOG:
  647. case USB_ANALOG_USB1_VBUS_DETECT_TOG:
  648. case USB_ANALOG_USB1_CHRG_DETECT_TOG:
  649. case USB_ANALOG_USB1_MISC_TOG:
  650. case USB_ANALOG_USB2_VBUS_DETECT_TOG:
  651. case USB_ANALOG_USB2_CHRG_DETECT_TOG:
  652. case USB_ANALOG_USB2_MISC_TOG:
  653. case TEMPMON_TEMPSENSE0_TOG:
  654. case TEMPMON_TEMPSENSE1_TOG:
  655. case TEMPMON_TEMPSENSE2_TOG:
  656. /*
  657. * All REG_NAME_TOG register access are in fact targeting
  658. * the REG_NAME register.
  659. */
  660. value = s->analog[index - 3];
  661. break;
  662. default:
  663. value = s->analog[index];
  664. break;
  665. }
  666. trace_ccm_read_reg(imx6ul_analog_reg_name(index), (uint32_t)value);
  667. return (uint64_t)value;
  668. }
  669. static void imx6ul_analog_write(void *opaque, hwaddr offset, uint64_t value,
  670. unsigned size)
  671. {
  672. uint32_t index = offset >> 2;
  673. IMX6ULCCMState *s = (IMX6ULCCMState *)opaque;
  674. assert(index < CCM_ANALOG_MAX);
  675. trace_ccm_write_reg(imx6ul_analog_reg_name(index), (uint32_t)value);
  676. switch (index) {
  677. case CCM_ANALOG_PLL_ARM_SET:
  678. case CCM_ANALOG_PLL_USB1_SET:
  679. case CCM_ANALOG_PLL_USB2_SET:
  680. case CCM_ANALOG_PLL_SYS_SET:
  681. case CCM_ANALOG_PLL_AUDIO_SET:
  682. case CCM_ANALOG_PLL_VIDEO_SET:
  683. case CCM_ANALOG_PLL_ENET_SET:
  684. case CCM_ANALOG_PFD_480_SET:
  685. case CCM_ANALOG_PFD_528_SET:
  686. case CCM_ANALOG_MISC0_SET:
  687. case PMU_MISC1_SET:
  688. case CCM_ANALOG_MISC2_SET:
  689. case USB_ANALOG_USB1_VBUS_DETECT_SET:
  690. case USB_ANALOG_USB1_CHRG_DETECT_SET:
  691. case USB_ANALOG_USB1_MISC_SET:
  692. case USB_ANALOG_USB2_VBUS_DETECT_SET:
  693. case USB_ANALOG_USB2_CHRG_DETECT_SET:
  694. case USB_ANALOG_USB2_MISC_SET:
  695. /*
  696. * All REG_NAME_SET register access are in fact targeting
  697. * the REG_NAME register. So we change the value of the
  698. * REG_NAME register, setting bits passed in the value.
  699. */
  700. s->analog[index - 1] |= (value & ~analog_mask[index - 1]);
  701. break;
  702. case CCM_ANALOG_PLL_ARM_CLR:
  703. case CCM_ANALOG_PLL_USB1_CLR:
  704. case CCM_ANALOG_PLL_USB2_CLR:
  705. case CCM_ANALOG_PLL_SYS_CLR:
  706. case CCM_ANALOG_PLL_AUDIO_CLR:
  707. case CCM_ANALOG_PLL_VIDEO_CLR:
  708. case CCM_ANALOG_PLL_ENET_CLR:
  709. case CCM_ANALOG_PFD_480_CLR:
  710. case CCM_ANALOG_PFD_528_CLR:
  711. case CCM_ANALOG_MISC0_CLR:
  712. case PMU_MISC1_CLR:
  713. case CCM_ANALOG_MISC2_CLR:
  714. case USB_ANALOG_USB1_VBUS_DETECT_CLR:
  715. case USB_ANALOG_USB1_CHRG_DETECT_CLR:
  716. case USB_ANALOG_USB1_MISC_CLR:
  717. case USB_ANALOG_USB2_VBUS_DETECT_CLR:
  718. case USB_ANALOG_USB2_CHRG_DETECT_CLR:
  719. case USB_ANALOG_USB2_MISC_CLR:
  720. /*
  721. * All REG_NAME_CLR register access are in fact targeting
  722. * the REG_NAME register. So we change the value of the
  723. * REG_NAME register, unsetting bits passed in the value.
  724. */
  725. s->analog[index - 2] &= ~(value & ~analog_mask[index - 2]);
  726. break;
  727. case CCM_ANALOG_PLL_ARM_TOG:
  728. case CCM_ANALOG_PLL_USB1_TOG:
  729. case CCM_ANALOG_PLL_USB2_TOG:
  730. case CCM_ANALOG_PLL_SYS_TOG:
  731. case CCM_ANALOG_PLL_AUDIO_TOG:
  732. case CCM_ANALOG_PLL_VIDEO_TOG:
  733. case CCM_ANALOG_PLL_ENET_TOG:
  734. case CCM_ANALOG_PFD_480_TOG:
  735. case CCM_ANALOG_PFD_528_TOG:
  736. case CCM_ANALOG_MISC0_TOG:
  737. case PMU_MISC1_TOG:
  738. case CCM_ANALOG_MISC2_TOG:
  739. case USB_ANALOG_USB1_VBUS_DETECT_TOG:
  740. case USB_ANALOG_USB1_CHRG_DETECT_TOG:
  741. case USB_ANALOG_USB1_MISC_TOG:
  742. case USB_ANALOG_USB2_VBUS_DETECT_TOG:
  743. case USB_ANALOG_USB2_CHRG_DETECT_TOG:
  744. case USB_ANALOG_USB2_MISC_TOG:
  745. /*
  746. * All REG_NAME_TOG register access are in fact targeting
  747. * the REG_NAME register. So we change the value of the
  748. * REG_NAME register, toggling bits passed in the value.
  749. */
  750. s->analog[index - 3] ^= (value & ~analog_mask[index - 3]);
  751. break;
  752. default:
  753. s->analog[index] = (s->analog[index] & analog_mask[index]) |
  754. (value & ~analog_mask[index]);
  755. break;
  756. }
  757. }
  758. static const struct MemoryRegionOps imx6ul_ccm_ops = {
  759. .read = imx6ul_ccm_read,
  760. .write = imx6ul_ccm_write,
  761. .endianness = DEVICE_NATIVE_ENDIAN,
  762. .valid = {
  763. /*
  764. * Our device would not work correctly if the guest was doing
  765. * unaligned access. This might not be a limitation on the real
  766. * device but in practice there is no reason for a guest to access
  767. * this device unaligned.
  768. */
  769. .min_access_size = 4,
  770. .max_access_size = 4,
  771. .unaligned = false,
  772. },
  773. };
  774. static const struct MemoryRegionOps imx6ul_analog_ops = {
  775. .read = imx6ul_analog_read,
  776. .write = imx6ul_analog_write,
  777. .endianness = DEVICE_NATIVE_ENDIAN,
  778. .valid = {
  779. /*
  780. * Our device would not work correctly if the guest was doing
  781. * unaligned access. This might not be a limitation on the real
  782. * device but in practice there is no reason for a guest to access
  783. * this device unaligned.
  784. */
  785. .min_access_size = 4,
  786. .max_access_size = 4,
  787. .unaligned = false,
  788. },
  789. };
  790. static void imx6ul_ccm_init(Object *obj)
  791. {
  792. DeviceState *dev = DEVICE(obj);
  793. SysBusDevice *sd = SYS_BUS_DEVICE(obj);
  794. IMX6ULCCMState *s = IMX6UL_CCM(obj);
  795. /* initialize a container for the all memory range */
  796. memory_region_init(&s->container, OBJECT(dev), TYPE_IMX6UL_CCM, 0x8000);
  797. /* We initialize an IO memory region for the CCM part */
  798. memory_region_init_io(&s->ioccm, OBJECT(dev), &imx6ul_ccm_ops, s,
  799. TYPE_IMX6UL_CCM ".ccm", CCM_MAX * sizeof(uint32_t));
  800. /* Add the CCM as a subregion at offset 0 */
  801. memory_region_add_subregion(&s->container, 0, &s->ioccm);
  802. /* We initialize an IO memory region for the ANALOG part */
  803. memory_region_init_io(&s->ioanalog, OBJECT(dev), &imx6ul_analog_ops, s,
  804. TYPE_IMX6UL_CCM ".analog",
  805. CCM_ANALOG_MAX * sizeof(uint32_t));
  806. /* Add the ANALOG as a subregion at offset 0x4000 */
  807. memory_region_add_subregion(&s->container, 0x4000, &s->ioanalog);
  808. sysbus_init_mmio(sd, &s->container);
  809. }
  810. static void imx6ul_ccm_class_init(ObjectClass *klass, void *data)
  811. {
  812. DeviceClass *dc = DEVICE_CLASS(klass);
  813. IMXCCMClass *ccm = IMX_CCM_CLASS(klass);
  814. dc->reset = imx6ul_ccm_reset;
  815. dc->vmsd = &vmstate_imx6ul_ccm;
  816. dc->desc = "i.MX6UL Clock Control Module";
  817. ccm->get_clock_frequency = imx6ul_ccm_get_clock_frequency;
  818. }
  819. static const TypeInfo imx6ul_ccm_info = {
  820. .name = TYPE_IMX6UL_CCM,
  821. .parent = TYPE_IMX_CCM,
  822. .instance_size = sizeof(IMX6ULCCMState),
  823. .instance_init = imx6ul_ccm_init,
  824. .class_init = imx6ul_ccm_class_init,
  825. };
  826. static void imx6ul_ccm_register_types(void)
  827. {
  828. type_register_static(&imx6ul_ccm_info);
  829. }
  830. type_init(imx6ul_ccm_register_types)