armsse-mhu.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * ARM SSE-200 Message Handling Unit (MHU)
  3. *
  4. * Copyright (c) 2019 Linaro Limited
  5. * Written by Peter Maydell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 or
  9. * (at your option) any later version.
  10. */
  11. /*
  12. * This is a model of the Message Handling Unit (MHU) which is part of the
  13. * Arm SSE-200 and documented in
  14. * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf
  15. */
  16. #include "qemu/osdep.h"
  17. #include "qemu/log.h"
  18. #include "qemu/module.h"
  19. #include "trace.h"
  20. #include "qapi/error.h"
  21. #include "hw/sysbus.h"
  22. #include "migration/vmstate.h"
  23. #include "hw/registerfields.h"
  24. #include "hw/irq.h"
  25. #include "hw/misc/armsse-mhu.h"
  26. REG32(CPU0INTR_STAT, 0x0)
  27. REG32(CPU0INTR_SET, 0x4)
  28. REG32(CPU0INTR_CLR, 0x8)
  29. REG32(CPU1INTR_STAT, 0x10)
  30. REG32(CPU1INTR_SET, 0x14)
  31. REG32(CPU1INTR_CLR, 0x18)
  32. REG32(PID4, 0xfd0)
  33. REG32(PID5, 0xfd4)
  34. REG32(PID6, 0xfd8)
  35. REG32(PID7, 0xfdc)
  36. REG32(PID0, 0xfe0)
  37. REG32(PID1, 0xfe4)
  38. REG32(PID2, 0xfe8)
  39. REG32(PID3, 0xfec)
  40. REG32(CID0, 0xff0)
  41. REG32(CID1, 0xff4)
  42. REG32(CID2, 0xff8)
  43. REG32(CID3, 0xffc)
  44. /* Valid bits in the interrupt registers. If any are set the IRQ is raised */
  45. #define INTR_MASK 0xf
  46. /* PID/CID values */
  47. static const int armsse_mhu_id[] = {
  48. 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */
  49. 0x56, 0xb8, 0x0b, 0x00, /* PID0..PID3 */
  50. 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */
  51. };
  52. static void armsse_mhu_update(ARMSSEMHU *s)
  53. {
  54. qemu_set_irq(s->cpu0irq, s->cpu0intr != 0);
  55. qemu_set_irq(s->cpu1irq, s->cpu1intr != 0);
  56. }
  57. static uint64_t armsse_mhu_read(void *opaque, hwaddr offset, unsigned size)
  58. {
  59. ARMSSEMHU *s = ARMSSE_MHU(opaque);
  60. uint64_t r;
  61. switch (offset) {
  62. case A_CPU0INTR_STAT:
  63. r = s->cpu0intr;
  64. break;
  65. case A_CPU1INTR_STAT:
  66. r = s->cpu1intr;
  67. break;
  68. case A_PID4 ... A_CID3:
  69. r = armsse_mhu_id[(offset - A_PID4) / 4];
  70. break;
  71. case A_CPU0INTR_SET:
  72. case A_CPU0INTR_CLR:
  73. case A_CPU1INTR_SET:
  74. case A_CPU1INTR_CLR:
  75. qemu_log_mask(LOG_GUEST_ERROR,
  76. "SSE MHU: read of write-only register at offset 0x%x\n",
  77. (int)offset);
  78. r = 0;
  79. break;
  80. default:
  81. qemu_log_mask(LOG_GUEST_ERROR,
  82. "SSE MHU read: bad offset 0x%x\n", (int)offset);
  83. r = 0;
  84. break;
  85. }
  86. trace_armsse_mhu_read(offset, r, size);
  87. return r;
  88. }
  89. static void armsse_mhu_write(void *opaque, hwaddr offset,
  90. uint64_t value, unsigned size)
  91. {
  92. ARMSSEMHU *s = ARMSSE_MHU(opaque);
  93. trace_armsse_mhu_write(offset, value, size);
  94. switch (offset) {
  95. case A_CPU0INTR_SET:
  96. s->cpu0intr |= (value & INTR_MASK);
  97. break;
  98. case A_CPU0INTR_CLR:
  99. s->cpu0intr &= ~(value & INTR_MASK);
  100. break;
  101. case A_CPU1INTR_SET:
  102. s->cpu1intr |= (value & INTR_MASK);
  103. break;
  104. case A_CPU1INTR_CLR:
  105. s->cpu1intr &= ~(value & INTR_MASK);
  106. break;
  107. case A_CPU0INTR_STAT:
  108. case A_CPU1INTR_STAT:
  109. case A_PID4 ... A_CID3:
  110. qemu_log_mask(LOG_GUEST_ERROR,
  111. "SSE MHU: write to read-only register at offset 0x%x\n",
  112. (int)offset);
  113. break;
  114. default:
  115. qemu_log_mask(LOG_GUEST_ERROR,
  116. "SSE MHU write: bad offset 0x%x\n", (int)offset);
  117. break;
  118. }
  119. armsse_mhu_update(s);
  120. }
  121. static const MemoryRegionOps armsse_mhu_ops = {
  122. .read = armsse_mhu_read,
  123. .write = armsse_mhu_write,
  124. .endianness = DEVICE_LITTLE_ENDIAN,
  125. .valid.min_access_size = 4,
  126. .valid.max_access_size = 4,
  127. };
  128. static void armsse_mhu_reset(DeviceState *dev)
  129. {
  130. ARMSSEMHU *s = ARMSSE_MHU(dev);
  131. s->cpu0intr = 0;
  132. s->cpu1intr = 0;
  133. }
  134. static const VMStateDescription armsse_mhu_vmstate = {
  135. .name = "armsse-mhu",
  136. .version_id = 1,
  137. .minimum_version_id = 1,
  138. .fields = (VMStateField[]) {
  139. VMSTATE_UINT32(cpu0intr, ARMSSEMHU),
  140. VMSTATE_UINT32(cpu1intr, ARMSSEMHU),
  141. VMSTATE_END_OF_LIST()
  142. },
  143. };
  144. static void armsse_mhu_init(Object *obj)
  145. {
  146. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  147. ARMSSEMHU *s = ARMSSE_MHU(obj);
  148. memory_region_init_io(&s->iomem, obj, &armsse_mhu_ops,
  149. s, "armsse-mhu", 0x1000);
  150. sysbus_init_mmio(sbd, &s->iomem);
  151. sysbus_init_irq(sbd, &s->cpu0irq);
  152. sysbus_init_irq(sbd, &s->cpu1irq);
  153. }
  154. static void armsse_mhu_class_init(ObjectClass *klass, void *data)
  155. {
  156. DeviceClass *dc = DEVICE_CLASS(klass);
  157. dc->reset = armsse_mhu_reset;
  158. dc->vmsd = &armsse_mhu_vmstate;
  159. }
  160. static const TypeInfo armsse_mhu_info = {
  161. .name = TYPE_ARMSSE_MHU,
  162. .parent = TYPE_SYS_BUS_DEVICE,
  163. .instance_size = sizeof(ARMSSEMHU),
  164. .instance_init = armsse_mhu_init,
  165. .class_init = armsse_mhu_class_init,
  166. };
  167. static void armsse_mhu_register_types(void)
  168. {
  169. type_register_static(&armsse_mhu_info);
  170. }
  171. type_init(armsse_mhu_register_types);