xics.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
  3. *
  4. * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
  5. *
  6. * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. *
  26. */
  27. #include "qemu/osdep.h"
  28. #include "qapi/error.h"
  29. #include "cpu.h"
  30. #include "trace.h"
  31. #include "qemu/timer.h"
  32. #include "hw/ppc/xics.h"
  33. #include "hw/qdev-properties.h"
  34. #include "qemu/error-report.h"
  35. #include "qemu/module.h"
  36. #include "qapi/visitor.h"
  37. #include "migration/vmstate.h"
  38. #include "monitor/monitor.h"
  39. #include "hw/intc/intc.h"
  40. #include "hw/irq.h"
  41. #include "sysemu/kvm.h"
  42. #include "sysemu/reset.h"
  43. void icp_pic_print_info(ICPState *icp, Monitor *mon)
  44. {
  45. int cpu_index;
  46. /* Skip partially initialized vCPUs. This can happen on sPAPR when vCPUs
  47. * are hot plugged or unplugged.
  48. */
  49. if (!icp) {
  50. return;
  51. }
  52. cpu_index = icp->cs ? icp->cs->cpu_index : -1;
  53. if (!icp->output) {
  54. return;
  55. }
  56. if (kvm_irqchip_in_kernel()) {
  57. icp_synchronize_state(icp);
  58. }
  59. monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n",
  60. cpu_index, icp->xirr, icp->xirr_owner,
  61. icp->pending_priority, icp->mfrr);
  62. }
  63. void ics_pic_print_info(ICSState *ics, Monitor *mon)
  64. {
  65. uint32_t i;
  66. monitor_printf(mon, "ICS %4x..%4x %p\n",
  67. ics->offset, ics->offset + ics->nr_irqs - 1, ics);
  68. if (!ics->irqs) {
  69. return;
  70. }
  71. if (kvm_irqchip_in_kernel()) {
  72. ics_synchronize_state(ics);
  73. }
  74. for (i = 0; i < ics->nr_irqs; i++) {
  75. ICSIRQState *irq = ics->irqs + i;
  76. if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) {
  77. continue;
  78. }
  79. monitor_printf(mon, " %4x %s %02x %02x\n",
  80. ics->offset + i,
  81. (irq->flags & XICS_FLAGS_IRQ_LSI) ?
  82. "LSI" : "MSI",
  83. irq->priority, irq->status);
  84. }
  85. }
  86. /*
  87. * ICP: Presentation layer
  88. */
  89. #define XISR_MASK 0x00ffffff
  90. #define CPPR_MASK 0xff000000
  91. #define XISR(icp) (((icp)->xirr) & XISR_MASK)
  92. #define CPPR(icp) (((icp)->xirr) >> 24)
  93. static void ics_reject(ICSState *ics, uint32_t nr);
  94. static void ics_eoi(ICSState *ics, uint32_t nr);
  95. static void icp_check_ipi(ICPState *icp)
  96. {
  97. if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) {
  98. return;
  99. }
  100. trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr);
  101. if (XISR(icp) && icp->xirr_owner) {
  102. ics_reject(icp->xirr_owner, XISR(icp));
  103. }
  104. icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI;
  105. icp->pending_priority = icp->mfrr;
  106. icp->xirr_owner = NULL;
  107. qemu_irq_raise(icp->output);
  108. }
  109. void icp_resend(ICPState *icp)
  110. {
  111. XICSFabric *xi = icp->xics;
  112. XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
  113. if (icp->mfrr < CPPR(icp)) {
  114. icp_check_ipi(icp);
  115. }
  116. xic->ics_resend(xi);
  117. }
  118. void icp_set_cppr(ICPState *icp, uint8_t cppr)
  119. {
  120. uint8_t old_cppr;
  121. uint32_t old_xisr;
  122. old_cppr = CPPR(icp);
  123. icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24);
  124. if (cppr < old_cppr) {
  125. if (XISR(icp) && (cppr <= icp->pending_priority)) {
  126. old_xisr = XISR(icp);
  127. icp->xirr &= ~XISR_MASK; /* Clear XISR */
  128. icp->pending_priority = 0xff;
  129. qemu_irq_lower(icp->output);
  130. if (icp->xirr_owner) {
  131. ics_reject(icp->xirr_owner, old_xisr);
  132. icp->xirr_owner = NULL;
  133. }
  134. }
  135. } else {
  136. if (!XISR(icp)) {
  137. icp_resend(icp);
  138. }
  139. }
  140. }
  141. void icp_set_mfrr(ICPState *icp, uint8_t mfrr)
  142. {
  143. icp->mfrr = mfrr;
  144. if (mfrr < CPPR(icp)) {
  145. icp_check_ipi(icp);
  146. }
  147. }
  148. uint32_t icp_accept(ICPState *icp)
  149. {
  150. uint32_t xirr = icp->xirr;
  151. qemu_irq_lower(icp->output);
  152. icp->xirr = icp->pending_priority << 24;
  153. icp->pending_priority = 0xff;
  154. icp->xirr_owner = NULL;
  155. trace_xics_icp_accept(xirr, icp->xirr);
  156. return xirr;
  157. }
  158. uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr)
  159. {
  160. if (mfrr) {
  161. *mfrr = icp->mfrr;
  162. }
  163. return icp->xirr;
  164. }
  165. void icp_eoi(ICPState *icp, uint32_t xirr)
  166. {
  167. XICSFabric *xi = icp->xics;
  168. XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
  169. ICSState *ics;
  170. uint32_t irq;
  171. /* Send EOI -> ICS */
  172. icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK);
  173. trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr);
  174. irq = xirr & XISR_MASK;
  175. ics = xic->ics_get(xi, irq);
  176. if (ics) {
  177. ics_eoi(ics, irq);
  178. }
  179. if (!XISR(icp)) {
  180. icp_resend(icp);
  181. }
  182. }
  183. void icp_irq(ICSState *ics, int server, int nr, uint8_t priority)
  184. {
  185. ICPState *icp = xics_icp_get(ics->xics, server);
  186. trace_xics_icp_irq(server, nr, priority);
  187. if ((priority >= CPPR(icp))
  188. || (XISR(icp) && (icp->pending_priority <= priority))) {
  189. ics_reject(ics, nr);
  190. } else {
  191. if (XISR(icp) && icp->xirr_owner) {
  192. ics_reject(icp->xirr_owner, XISR(icp));
  193. icp->xirr_owner = NULL;
  194. }
  195. icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK);
  196. icp->xirr_owner = ics;
  197. icp->pending_priority = priority;
  198. trace_xics_icp_raise(icp->xirr, icp->pending_priority);
  199. qemu_irq_raise(icp->output);
  200. }
  201. }
  202. static int icp_pre_save(void *opaque)
  203. {
  204. ICPState *icp = opaque;
  205. if (kvm_irqchip_in_kernel()) {
  206. icp_get_kvm_state(icp);
  207. }
  208. return 0;
  209. }
  210. static int icp_post_load(void *opaque, int version_id)
  211. {
  212. ICPState *icp = opaque;
  213. if (kvm_irqchip_in_kernel()) {
  214. Error *local_err = NULL;
  215. int ret;
  216. ret = icp_set_kvm_state(icp, &local_err);
  217. if (ret < 0) {
  218. error_report_err(local_err);
  219. return ret;
  220. }
  221. }
  222. return 0;
  223. }
  224. static const VMStateDescription vmstate_icp_server = {
  225. .name = "icp/server",
  226. .version_id = 1,
  227. .minimum_version_id = 1,
  228. .pre_save = icp_pre_save,
  229. .post_load = icp_post_load,
  230. .fields = (VMStateField[]) {
  231. /* Sanity check */
  232. VMSTATE_UINT32(xirr, ICPState),
  233. VMSTATE_UINT8(pending_priority, ICPState),
  234. VMSTATE_UINT8(mfrr, ICPState),
  235. VMSTATE_END_OF_LIST()
  236. },
  237. };
  238. void icp_reset(ICPState *icp)
  239. {
  240. icp->xirr = 0;
  241. icp->pending_priority = 0xff;
  242. icp->mfrr = 0xff;
  243. if (kvm_irqchip_in_kernel()) {
  244. Error *local_err = NULL;
  245. icp_set_kvm_state(icp, &local_err);
  246. if (local_err) {
  247. error_report_err(local_err);
  248. }
  249. }
  250. }
  251. static void icp_realize(DeviceState *dev, Error **errp)
  252. {
  253. ICPState *icp = ICP(dev);
  254. CPUPPCState *env;
  255. Error *err = NULL;
  256. assert(icp->xics);
  257. assert(icp->cs);
  258. env = &POWERPC_CPU(icp->cs)->env;
  259. switch (PPC_INPUT(env)) {
  260. case PPC_FLAGS_INPUT_POWER7:
  261. icp->output = env->irq_inputs[POWER7_INPUT_INT];
  262. break;
  263. case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */
  264. icp->output = env->irq_inputs[POWER9_INPUT_INT];
  265. break;
  266. case PPC_FLAGS_INPUT_970:
  267. icp->output = env->irq_inputs[PPC970_INPUT_INT];
  268. break;
  269. default:
  270. error_setg(errp, "XICS interrupt controller does not support this CPU bus model");
  271. return;
  272. }
  273. /* Connect the presenter to the VCPU (required for CPU hotplug) */
  274. if (kvm_irqchip_in_kernel()) {
  275. icp_kvm_realize(dev, &err);
  276. if (err) {
  277. error_propagate(errp, err);
  278. return;
  279. }
  280. }
  281. vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp);
  282. }
  283. static void icp_unrealize(DeviceState *dev)
  284. {
  285. ICPState *icp = ICP(dev);
  286. vmstate_unregister(NULL, &vmstate_icp_server, icp);
  287. }
  288. static Property icp_properties[] = {
  289. DEFINE_PROP_LINK(ICP_PROP_XICS, ICPState, xics, TYPE_XICS_FABRIC,
  290. XICSFabric *),
  291. DEFINE_PROP_LINK(ICP_PROP_CPU, ICPState, cs, TYPE_CPU, CPUState *),
  292. DEFINE_PROP_END_OF_LIST(),
  293. };
  294. static void icp_class_init(ObjectClass *klass, void *data)
  295. {
  296. DeviceClass *dc = DEVICE_CLASS(klass);
  297. dc->realize = icp_realize;
  298. dc->unrealize = icp_unrealize;
  299. device_class_set_props(dc, icp_properties);
  300. /*
  301. * Reason: part of XICS interrupt controller, needs to be wired up
  302. * by icp_create().
  303. */
  304. dc->user_creatable = false;
  305. }
  306. static const TypeInfo icp_info = {
  307. .name = TYPE_ICP,
  308. .parent = TYPE_DEVICE,
  309. .instance_size = sizeof(ICPState),
  310. .class_init = icp_class_init,
  311. .class_size = sizeof(ICPStateClass),
  312. };
  313. Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp)
  314. {
  315. Object *obj;
  316. obj = object_new(type);
  317. object_property_add_child(cpu, type, obj);
  318. object_unref(obj);
  319. object_property_set_link(obj, ICP_PROP_XICS, OBJECT(xi), &error_abort);
  320. object_property_set_link(obj, ICP_PROP_CPU, cpu, &error_abort);
  321. if (!qdev_realize(DEVICE(obj), NULL, errp)) {
  322. object_unparent(obj);
  323. obj = NULL;
  324. }
  325. return obj;
  326. }
  327. void icp_destroy(ICPState *icp)
  328. {
  329. Object *obj = OBJECT(icp);
  330. object_unparent(obj);
  331. }
  332. /*
  333. * ICS: Source layer
  334. */
  335. static void ics_resend_msi(ICSState *ics, int srcno)
  336. {
  337. ICSIRQState *irq = ics->irqs + srcno;
  338. /* FIXME: filter by server#? */
  339. if (irq->status & XICS_STATUS_REJECTED) {
  340. irq->status &= ~XICS_STATUS_REJECTED;
  341. if (irq->priority != 0xff) {
  342. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  343. }
  344. }
  345. }
  346. static void ics_resend_lsi(ICSState *ics, int srcno)
  347. {
  348. ICSIRQState *irq = ics->irqs + srcno;
  349. if ((irq->priority != 0xff)
  350. && (irq->status & XICS_STATUS_ASSERTED)
  351. && !(irq->status & XICS_STATUS_SENT)) {
  352. irq->status |= XICS_STATUS_SENT;
  353. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  354. }
  355. }
  356. static void ics_set_irq_msi(ICSState *ics, int srcno, int val)
  357. {
  358. ICSIRQState *irq = ics->irqs + srcno;
  359. trace_xics_ics_set_irq_msi(srcno, srcno + ics->offset);
  360. if (val) {
  361. if (irq->priority == 0xff) {
  362. irq->status |= XICS_STATUS_MASKED_PENDING;
  363. trace_xics_masked_pending();
  364. } else {
  365. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  366. }
  367. }
  368. }
  369. static void ics_set_irq_lsi(ICSState *ics, int srcno, int val)
  370. {
  371. ICSIRQState *irq = ics->irqs + srcno;
  372. trace_xics_ics_set_irq_lsi(srcno, srcno + ics->offset);
  373. if (val) {
  374. irq->status |= XICS_STATUS_ASSERTED;
  375. } else {
  376. irq->status &= ~XICS_STATUS_ASSERTED;
  377. }
  378. ics_resend_lsi(ics, srcno);
  379. }
  380. void ics_set_irq(void *opaque, int srcno, int val)
  381. {
  382. ICSState *ics = (ICSState *)opaque;
  383. if (kvm_irqchip_in_kernel()) {
  384. ics_kvm_set_irq(ics, srcno, val);
  385. return;
  386. }
  387. if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
  388. ics_set_irq_lsi(ics, srcno, val);
  389. } else {
  390. ics_set_irq_msi(ics, srcno, val);
  391. }
  392. }
  393. static void ics_write_xive_msi(ICSState *ics, int srcno)
  394. {
  395. ICSIRQState *irq = ics->irqs + srcno;
  396. if (!(irq->status & XICS_STATUS_MASKED_PENDING)
  397. || (irq->priority == 0xff)) {
  398. return;
  399. }
  400. irq->status &= ~XICS_STATUS_MASKED_PENDING;
  401. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  402. }
  403. static void ics_write_xive_lsi(ICSState *ics, int srcno)
  404. {
  405. ics_resend_lsi(ics, srcno);
  406. }
  407. void ics_write_xive(ICSState *ics, int srcno, int server,
  408. uint8_t priority, uint8_t saved_priority)
  409. {
  410. ICSIRQState *irq = ics->irqs + srcno;
  411. irq->server = server;
  412. irq->priority = priority;
  413. irq->saved_priority = saved_priority;
  414. trace_xics_ics_write_xive(ics->offset + srcno, srcno, server, priority);
  415. if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
  416. ics_write_xive_lsi(ics, srcno);
  417. } else {
  418. ics_write_xive_msi(ics, srcno);
  419. }
  420. }
  421. static void ics_reject(ICSState *ics, uint32_t nr)
  422. {
  423. ICSStateClass *isc = ICS_GET_CLASS(ics);
  424. ICSIRQState *irq = ics->irqs + nr - ics->offset;
  425. if (isc->reject) {
  426. isc->reject(ics, nr);
  427. return;
  428. }
  429. trace_xics_ics_reject(nr, nr - ics->offset);
  430. if (irq->flags & XICS_FLAGS_IRQ_MSI) {
  431. irq->status |= XICS_STATUS_REJECTED;
  432. } else if (irq->flags & XICS_FLAGS_IRQ_LSI) {
  433. irq->status &= ~XICS_STATUS_SENT;
  434. }
  435. }
  436. void ics_resend(ICSState *ics)
  437. {
  438. ICSStateClass *isc = ICS_GET_CLASS(ics);
  439. int i;
  440. if (isc->resend) {
  441. isc->resend(ics);
  442. return;
  443. }
  444. for (i = 0; i < ics->nr_irqs; i++) {
  445. /* FIXME: filter by server#? */
  446. if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) {
  447. ics_resend_lsi(ics, i);
  448. } else {
  449. ics_resend_msi(ics, i);
  450. }
  451. }
  452. }
  453. static void ics_eoi(ICSState *ics, uint32_t nr)
  454. {
  455. int srcno = nr - ics->offset;
  456. ICSIRQState *irq = ics->irqs + srcno;
  457. trace_xics_ics_eoi(nr);
  458. if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
  459. irq->status &= ~XICS_STATUS_SENT;
  460. }
  461. }
  462. static void ics_reset_irq(ICSIRQState *irq)
  463. {
  464. irq->priority = 0xff;
  465. irq->saved_priority = 0xff;
  466. }
  467. static void ics_reset(DeviceState *dev)
  468. {
  469. ICSState *ics = ICS(dev);
  470. int i;
  471. uint8_t flags[ics->nr_irqs];
  472. for (i = 0; i < ics->nr_irqs; i++) {
  473. flags[i] = ics->irqs[i].flags;
  474. }
  475. memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs);
  476. for (i = 0; i < ics->nr_irqs; i++) {
  477. ics_reset_irq(ics->irqs + i);
  478. ics->irqs[i].flags = flags[i];
  479. }
  480. if (kvm_irqchip_in_kernel()) {
  481. Error *local_err = NULL;
  482. ics_set_kvm_state(ICS(dev), &local_err);
  483. if (local_err) {
  484. error_report_err(local_err);
  485. }
  486. }
  487. }
  488. static void ics_reset_handler(void *dev)
  489. {
  490. ics_reset(dev);
  491. }
  492. static void ics_realize(DeviceState *dev, Error **errp)
  493. {
  494. ICSState *ics = ICS(dev);
  495. assert(ics->xics);
  496. if (!ics->nr_irqs) {
  497. error_setg(errp, "Number of interrupts needs to be greater 0");
  498. return;
  499. }
  500. ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState));
  501. qemu_register_reset(ics_reset_handler, ics);
  502. }
  503. static void ics_instance_init(Object *obj)
  504. {
  505. ICSState *ics = ICS(obj);
  506. ics->offset = XICS_IRQ_BASE;
  507. }
  508. static int ics_pre_save(void *opaque)
  509. {
  510. ICSState *ics = opaque;
  511. if (kvm_irqchip_in_kernel()) {
  512. ics_get_kvm_state(ics);
  513. }
  514. return 0;
  515. }
  516. static int ics_post_load(void *opaque, int version_id)
  517. {
  518. ICSState *ics = opaque;
  519. if (kvm_irqchip_in_kernel()) {
  520. Error *local_err = NULL;
  521. int ret;
  522. ret = ics_set_kvm_state(ics, &local_err);
  523. if (ret < 0) {
  524. error_report_err(local_err);
  525. return ret;
  526. }
  527. }
  528. return 0;
  529. }
  530. static const VMStateDescription vmstate_ics_irq = {
  531. .name = "ics/irq",
  532. .version_id = 2,
  533. .minimum_version_id = 1,
  534. .fields = (VMStateField[]) {
  535. VMSTATE_UINT32(server, ICSIRQState),
  536. VMSTATE_UINT8(priority, ICSIRQState),
  537. VMSTATE_UINT8(saved_priority, ICSIRQState),
  538. VMSTATE_UINT8(status, ICSIRQState),
  539. VMSTATE_UINT8(flags, ICSIRQState),
  540. VMSTATE_END_OF_LIST()
  541. },
  542. };
  543. static const VMStateDescription vmstate_ics = {
  544. .name = "ics",
  545. .version_id = 1,
  546. .minimum_version_id = 1,
  547. .pre_save = ics_pre_save,
  548. .post_load = ics_post_load,
  549. .fields = (VMStateField[]) {
  550. /* Sanity check */
  551. VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL),
  552. VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs,
  553. vmstate_ics_irq,
  554. ICSIRQState),
  555. VMSTATE_END_OF_LIST()
  556. },
  557. };
  558. static Property ics_properties[] = {
  559. DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0),
  560. DEFINE_PROP_LINK(ICS_PROP_XICS, ICSState, xics, TYPE_XICS_FABRIC,
  561. XICSFabric *),
  562. DEFINE_PROP_END_OF_LIST(),
  563. };
  564. static void ics_class_init(ObjectClass *klass, void *data)
  565. {
  566. DeviceClass *dc = DEVICE_CLASS(klass);
  567. dc->realize = ics_realize;
  568. device_class_set_props(dc, ics_properties);
  569. dc->reset = ics_reset;
  570. dc->vmsd = &vmstate_ics;
  571. /*
  572. * Reason: part of XICS interrupt controller, needs to be wired up,
  573. * e.g. by spapr_irq_init().
  574. */
  575. dc->user_creatable = false;
  576. }
  577. static const TypeInfo ics_info = {
  578. .name = TYPE_ICS,
  579. .parent = TYPE_DEVICE,
  580. .instance_size = sizeof(ICSState),
  581. .instance_init = ics_instance_init,
  582. .class_init = ics_class_init,
  583. .class_size = sizeof(ICSStateClass),
  584. };
  585. static const TypeInfo xics_fabric_info = {
  586. .name = TYPE_XICS_FABRIC,
  587. .parent = TYPE_INTERFACE,
  588. .class_size = sizeof(XICSFabricClass),
  589. };
  590. /*
  591. * Exported functions
  592. */
  593. ICPState *xics_icp_get(XICSFabric *xi, int server)
  594. {
  595. XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
  596. return xic->icp_get(xi, server);
  597. }
  598. void ics_set_irq_type(ICSState *ics, int srcno, bool lsi)
  599. {
  600. assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK));
  601. ics->irqs[srcno].flags |=
  602. lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI;
  603. if (kvm_irqchip_in_kernel()) {
  604. Error *local_err = NULL;
  605. ics_reset_irq(ics->irqs + srcno);
  606. ics_set_kvm_state_one(ics, srcno, &local_err);
  607. if (local_err) {
  608. error_report_err(local_err);
  609. }
  610. }
  611. }
  612. static void xics_register_types(void)
  613. {
  614. type_register_static(&ics_info);
  615. type_register_static(&icp_info);
  616. type_register_static(&xics_fabric_info);
  617. }
  618. type_init(xics_register_types)