2
0

sifive_plic.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * SiFive PLIC (Platform Level Interrupt Controller)
  3. *
  4. * Copyright (c) 2017 SiFive, Inc.
  5. *
  6. * This provides a parameterizable interrupt controller based on SiFive's PLIC.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2 or later, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "qemu/log.h"
  23. #include "qemu/module.h"
  24. #include "qemu/error-report.h"
  25. #include "hw/sysbus.h"
  26. #include "hw/pci/msi.h"
  27. #include "hw/boards.h"
  28. #include "hw/qdev-properties.h"
  29. #include "hw/intc/sifive_plic.h"
  30. #include "target/riscv/cpu.h"
  31. #include "sysemu/sysemu.h"
  32. #define RISCV_DEBUG_PLIC 0
  33. static PLICMode char_to_mode(char c)
  34. {
  35. switch (c) {
  36. case 'U': return PLICMode_U;
  37. case 'S': return PLICMode_S;
  38. case 'H': return PLICMode_H;
  39. case 'M': return PLICMode_M;
  40. default:
  41. error_report("plic: invalid mode '%c'", c);
  42. exit(1);
  43. }
  44. }
  45. static char mode_to_char(PLICMode m)
  46. {
  47. switch (m) {
  48. case PLICMode_U: return 'U';
  49. case PLICMode_S: return 'S';
  50. case PLICMode_H: return 'H';
  51. case PLICMode_M: return 'M';
  52. default: return '?';
  53. }
  54. }
  55. static void sifive_plic_print_state(SiFivePLICState *plic)
  56. {
  57. int i;
  58. int addrid;
  59. /* pending */
  60. qemu_log("pending : ");
  61. for (i = plic->bitfield_words - 1; i >= 0; i--) {
  62. qemu_log("%08x", plic->pending[i]);
  63. }
  64. qemu_log("\n");
  65. /* pending */
  66. qemu_log("claimed : ");
  67. for (i = plic->bitfield_words - 1; i >= 0; i--) {
  68. qemu_log("%08x", plic->claimed[i]);
  69. }
  70. qemu_log("\n");
  71. for (addrid = 0; addrid < plic->num_addrs; addrid++) {
  72. qemu_log("hart%d-%c enable: ",
  73. plic->addr_config[addrid].hartid,
  74. mode_to_char(plic->addr_config[addrid].mode));
  75. for (i = plic->bitfield_words - 1; i >= 0; i--) {
  76. qemu_log("%08x", plic->enable[addrid * plic->bitfield_words + i]);
  77. }
  78. qemu_log("\n");
  79. }
  80. }
  81. static uint32_t atomic_set_masked(uint32_t *a, uint32_t mask, uint32_t value)
  82. {
  83. uint32_t old, new, cmp = qatomic_read(a);
  84. do {
  85. old = cmp;
  86. new = (old & ~mask) | (value & mask);
  87. cmp = qatomic_cmpxchg(a, old, new);
  88. } while (old != cmp);
  89. return old;
  90. }
  91. static void sifive_plic_set_pending(SiFivePLICState *plic, int irq, bool level)
  92. {
  93. atomic_set_masked(&plic->pending[irq >> 5], 1 << (irq & 31), -!!level);
  94. }
  95. static void sifive_plic_set_claimed(SiFivePLICState *plic, int irq, bool level)
  96. {
  97. atomic_set_masked(&plic->claimed[irq >> 5], 1 << (irq & 31), -!!level);
  98. }
  99. static int sifive_plic_irqs_pending(SiFivePLICState *plic, uint32_t addrid)
  100. {
  101. int i, j;
  102. for (i = 0; i < plic->bitfield_words; i++) {
  103. uint32_t pending_enabled_not_claimed =
  104. (plic->pending[i] & ~plic->claimed[i]) &
  105. plic->enable[addrid * plic->bitfield_words + i];
  106. if (!pending_enabled_not_claimed) {
  107. continue;
  108. }
  109. for (j = 0; j < 32; j++) {
  110. int irq = (i << 5) + j;
  111. uint32_t prio = plic->source_priority[irq];
  112. int enabled = pending_enabled_not_claimed & (1 << j);
  113. if (enabled && prio > plic->target_priority[addrid]) {
  114. return 1;
  115. }
  116. }
  117. }
  118. return 0;
  119. }
  120. static void sifive_plic_update(SiFivePLICState *plic)
  121. {
  122. int addrid;
  123. /* raise irq on harts where this irq is enabled */
  124. for (addrid = 0; addrid < plic->num_addrs; addrid++) {
  125. uint32_t hartid = plic->addr_config[addrid].hartid;
  126. PLICMode mode = plic->addr_config[addrid].mode;
  127. CPUState *cpu = qemu_get_cpu(hartid);
  128. CPURISCVState *env = cpu ? cpu->env_ptr : NULL;
  129. if (!env) {
  130. continue;
  131. }
  132. int level = sifive_plic_irqs_pending(plic, addrid);
  133. switch (mode) {
  134. case PLICMode_M:
  135. riscv_cpu_update_mip(RISCV_CPU(cpu), MIP_MEIP, BOOL_TO_MASK(level));
  136. break;
  137. case PLICMode_S:
  138. riscv_cpu_update_mip(RISCV_CPU(cpu), MIP_SEIP, BOOL_TO_MASK(level));
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. if (RISCV_DEBUG_PLIC) {
  145. sifive_plic_print_state(plic);
  146. }
  147. }
  148. static uint32_t sifive_plic_claim(SiFivePLICState *plic, uint32_t addrid)
  149. {
  150. int i, j;
  151. uint32_t max_irq = 0;
  152. uint32_t max_prio = plic->target_priority[addrid];
  153. for (i = 0; i < plic->bitfield_words; i++) {
  154. uint32_t pending_enabled_not_claimed =
  155. (plic->pending[i] & ~plic->claimed[i]) &
  156. plic->enable[addrid * plic->bitfield_words + i];
  157. if (!pending_enabled_not_claimed) {
  158. continue;
  159. }
  160. for (j = 0; j < 32; j++) {
  161. int irq = (i << 5) + j;
  162. uint32_t prio = plic->source_priority[irq];
  163. int enabled = pending_enabled_not_claimed & (1 << j);
  164. if (enabled && prio > max_prio) {
  165. max_irq = irq;
  166. max_prio = prio;
  167. }
  168. }
  169. }
  170. if (max_irq) {
  171. sifive_plic_set_pending(plic, max_irq, false);
  172. sifive_plic_set_claimed(plic, max_irq, true);
  173. }
  174. return max_irq;
  175. }
  176. static uint64_t sifive_plic_read(void *opaque, hwaddr addr, unsigned size)
  177. {
  178. SiFivePLICState *plic = opaque;
  179. /* writes must be 4 byte words */
  180. if ((addr & 0x3) != 0) {
  181. goto err;
  182. }
  183. if (addr >= plic->priority_base && /* 4 bytes per source */
  184. addr < plic->priority_base + (plic->num_sources << 2))
  185. {
  186. uint32_t irq = ((addr - plic->priority_base) >> 2) + 1;
  187. if (RISCV_DEBUG_PLIC) {
  188. qemu_log("plic: read priority: irq=%d priority=%d\n",
  189. irq, plic->source_priority[irq]);
  190. }
  191. return plic->source_priority[irq];
  192. } else if (addr >= plic->pending_base && /* 1 bit per source */
  193. addr < plic->pending_base + (plic->num_sources >> 3))
  194. {
  195. uint32_t word = (addr - plic->pending_base) >> 2;
  196. if (RISCV_DEBUG_PLIC) {
  197. qemu_log("plic: read pending: word=%d value=%d\n",
  198. word, plic->pending[word]);
  199. }
  200. return plic->pending[word];
  201. } else if (addr >= plic->enable_base && /* 1 bit per source */
  202. addr < plic->enable_base + plic->num_addrs * plic->enable_stride)
  203. {
  204. uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
  205. uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
  206. if (wordid < plic->bitfield_words) {
  207. if (RISCV_DEBUG_PLIC) {
  208. qemu_log("plic: read enable: hart%d-%c word=%d value=%x\n",
  209. plic->addr_config[addrid].hartid,
  210. mode_to_char(plic->addr_config[addrid].mode), wordid,
  211. plic->enable[addrid * plic->bitfield_words + wordid]);
  212. }
  213. return plic->enable[addrid * plic->bitfield_words + wordid];
  214. }
  215. } else if (addr >= plic->context_base && /* 1 bit per source */
  216. addr < plic->context_base + plic->num_addrs * plic->context_stride)
  217. {
  218. uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
  219. uint32_t contextid = (addr & (plic->context_stride - 1));
  220. if (contextid == 0) {
  221. if (RISCV_DEBUG_PLIC) {
  222. qemu_log("plic: read priority: hart%d-%c priority=%x\n",
  223. plic->addr_config[addrid].hartid,
  224. mode_to_char(plic->addr_config[addrid].mode),
  225. plic->target_priority[addrid]);
  226. }
  227. return plic->target_priority[addrid];
  228. } else if (contextid == 4) {
  229. uint32_t value = sifive_plic_claim(plic, addrid);
  230. if (RISCV_DEBUG_PLIC) {
  231. qemu_log("plic: read claim: hart%d-%c irq=%x\n",
  232. plic->addr_config[addrid].hartid,
  233. mode_to_char(plic->addr_config[addrid].mode),
  234. value);
  235. }
  236. sifive_plic_update(plic);
  237. return value;
  238. }
  239. }
  240. err:
  241. qemu_log_mask(LOG_GUEST_ERROR,
  242. "%s: Invalid register read 0x%" HWADDR_PRIx "\n",
  243. __func__, addr);
  244. return 0;
  245. }
  246. static void sifive_plic_write(void *opaque, hwaddr addr, uint64_t value,
  247. unsigned size)
  248. {
  249. SiFivePLICState *plic = opaque;
  250. /* writes must be 4 byte words */
  251. if ((addr & 0x3) != 0) {
  252. goto err;
  253. }
  254. if (addr >= plic->priority_base && /* 4 bytes per source */
  255. addr < plic->priority_base + (plic->num_sources << 2))
  256. {
  257. uint32_t irq = ((addr - plic->priority_base) >> 2) + 1;
  258. plic->source_priority[irq] = value & 7;
  259. if (RISCV_DEBUG_PLIC) {
  260. qemu_log("plic: write priority: irq=%d priority=%d\n",
  261. irq, plic->source_priority[irq]);
  262. }
  263. sifive_plic_update(plic);
  264. return;
  265. } else if (addr >= plic->pending_base && /* 1 bit per source */
  266. addr < plic->pending_base + (plic->num_sources >> 3))
  267. {
  268. qemu_log_mask(LOG_GUEST_ERROR,
  269. "%s: invalid pending write: 0x%" HWADDR_PRIx "",
  270. __func__, addr);
  271. return;
  272. } else if (addr >= plic->enable_base && /* 1 bit per source */
  273. addr < plic->enable_base + plic->num_addrs * plic->enable_stride)
  274. {
  275. uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
  276. uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
  277. if (wordid < plic->bitfield_words) {
  278. plic->enable[addrid * plic->bitfield_words + wordid] = value;
  279. if (RISCV_DEBUG_PLIC) {
  280. qemu_log("plic: write enable: hart%d-%c word=%d value=%x\n",
  281. plic->addr_config[addrid].hartid,
  282. mode_to_char(plic->addr_config[addrid].mode), wordid,
  283. plic->enable[addrid * plic->bitfield_words + wordid]);
  284. }
  285. return;
  286. }
  287. } else if (addr >= plic->context_base && /* 4 bytes per reg */
  288. addr < plic->context_base + plic->num_addrs * plic->context_stride)
  289. {
  290. uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
  291. uint32_t contextid = (addr & (plic->context_stride - 1));
  292. if (contextid == 0) {
  293. if (RISCV_DEBUG_PLIC) {
  294. qemu_log("plic: write priority: hart%d-%c priority=%x\n",
  295. plic->addr_config[addrid].hartid,
  296. mode_to_char(plic->addr_config[addrid].mode),
  297. plic->target_priority[addrid]);
  298. }
  299. if (value <= plic->num_priorities) {
  300. plic->target_priority[addrid] = value;
  301. sifive_plic_update(plic);
  302. }
  303. return;
  304. } else if (contextid == 4) {
  305. if (RISCV_DEBUG_PLIC) {
  306. qemu_log("plic: write claim: hart%d-%c irq=%x\n",
  307. plic->addr_config[addrid].hartid,
  308. mode_to_char(plic->addr_config[addrid].mode),
  309. (uint32_t)value);
  310. }
  311. if (value < plic->num_sources) {
  312. sifive_plic_set_claimed(plic, value, false);
  313. sifive_plic_update(plic);
  314. }
  315. return;
  316. }
  317. }
  318. err:
  319. qemu_log_mask(LOG_GUEST_ERROR,
  320. "%s: Invalid register write 0x%" HWADDR_PRIx "\n",
  321. __func__, addr);
  322. }
  323. static const MemoryRegionOps sifive_plic_ops = {
  324. .read = sifive_plic_read,
  325. .write = sifive_plic_write,
  326. .endianness = DEVICE_LITTLE_ENDIAN,
  327. .valid = {
  328. .min_access_size = 4,
  329. .max_access_size = 4
  330. }
  331. };
  332. static Property sifive_plic_properties[] = {
  333. DEFINE_PROP_STRING("hart-config", SiFivePLICState, hart_config),
  334. DEFINE_PROP_UINT32("hartid-base", SiFivePLICState, hartid_base, 0),
  335. DEFINE_PROP_UINT32("num-sources", SiFivePLICState, num_sources, 0),
  336. DEFINE_PROP_UINT32("num-priorities", SiFivePLICState, num_priorities, 0),
  337. DEFINE_PROP_UINT32("priority-base", SiFivePLICState, priority_base, 0),
  338. DEFINE_PROP_UINT32("pending-base", SiFivePLICState, pending_base, 0),
  339. DEFINE_PROP_UINT32("enable-base", SiFivePLICState, enable_base, 0),
  340. DEFINE_PROP_UINT32("enable-stride", SiFivePLICState, enable_stride, 0),
  341. DEFINE_PROP_UINT32("context-base", SiFivePLICState, context_base, 0),
  342. DEFINE_PROP_UINT32("context-stride", SiFivePLICState, context_stride, 0),
  343. DEFINE_PROP_UINT32("aperture-size", SiFivePLICState, aperture_size, 0),
  344. DEFINE_PROP_END_OF_LIST(),
  345. };
  346. /*
  347. * parse PLIC hart/mode address offset config
  348. *
  349. * "M" 1 hart with M mode
  350. * "MS,MS" 2 harts, 0-1 with M and S mode
  351. * "M,MS,MS,MS,MS" 5 harts, 0 with M mode, 1-5 with M and S mode
  352. */
  353. static void parse_hart_config(SiFivePLICState *plic)
  354. {
  355. int addrid, hartid, modes;
  356. const char *p;
  357. char c;
  358. /* count and validate hart/mode combinations */
  359. addrid = 0, hartid = 0, modes = 0;
  360. p = plic->hart_config;
  361. while ((c = *p++)) {
  362. if (c == ',') {
  363. addrid += ctpop8(modes);
  364. modes = 0;
  365. hartid++;
  366. } else {
  367. int m = 1 << char_to_mode(c);
  368. if (modes == (modes | m)) {
  369. error_report("plic: duplicate mode '%c' in config: %s",
  370. c, plic->hart_config);
  371. exit(1);
  372. }
  373. modes |= m;
  374. }
  375. }
  376. if (modes) {
  377. addrid += ctpop8(modes);
  378. }
  379. hartid++;
  380. plic->num_addrs = addrid;
  381. plic->num_harts = hartid;
  382. /* store hart/mode combinations */
  383. plic->addr_config = g_new(PLICAddr, plic->num_addrs);
  384. addrid = 0, hartid = plic->hartid_base;
  385. p = plic->hart_config;
  386. while ((c = *p++)) {
  387. if (c == ',') {
  388. hartid++;
  389. } else {
  390. plic->addr_config[addrid].addrid = addrid;
  391. plic->addr_config[addrid].hartid = hartid;
  392. plic->addr_config[addrid].mode = char_to_mode(c);
  393. addrid++;
  394. }
  395. }
  396. }
  397. static void sifive_plic_irq_request(void *opaque, int irq, int level)
  398. {
  399. SiFivePLICState *plic = opaque;
  400. if (RISCV_DEBUG_PLIC) {
  401. qemu_log("sifive_plic_irq_request: irq=%d level=%d\n", irq, level);
  402. }
  403. sifive_plic_set_pending(plic, irq, level > 0);
  404. sifive_plic_update(plic);
  405. }
  406. static void sifive_plic_realize(DeviceState *dev, Error **errp)
  407. {
  408. SiFivePLICState *plic = SIFIVE_PLIC(dev);
  409. int i;
  410. memory_region_init_io(&plic->mmio, OBJECT(dev), &sifive_plic_ops, plic,
  411. TYPE_SIFIVE_PLIC, plic->aperture_size);
  412. parse_hart_config(plic);
  413. plic->bitfield_words = (plic->num_sources + 31) >> 5;
  414. plic->source_priority = g_new0(uint32_t, plic->num_sources);
  415. plic->target_priority = g_new(uint32_t, plic->num_addrs);
  416. plic->pending = g_new0(uint32_t, plic->bitfield_words);
  417. plic->claimed = g_new0(uint32_t, plic->bitfield_words);
  418. plic->enable = g_new0(uint32_t, plic->bitfield_words * plic->num_addrs);
  419. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &plic->mmio);
  420. qdev_init_gpio_in(dev, sifive_plic_irq_request, plic->num_sources);
  421. /* We can't allow the supervisor to control SEIP as this would allow the
  422. * supervisor to clear a pending external interrupt which will result in
  423. * lost a interrupt in the case a PLIC is attached. The SEIP bit must be
  424. * hardware controlled when a PLIC is attached.
  425. */
  426. for (i = 0; i < plic->num_harts; i++) {
  427. RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(plic->hartid_base + i));
  428. if (riscv_cpu_claim_interrupts(cpu, MIP_SEIP) < 0) {
  429. error_report("SEIP already claimed");
  430. exit(1);
  431. }
  432. }
  433. msi_nonbroken = true;
  434. }
  435. static void sifive_plic_class_init(ObjectClass *klass, void *data)
  436. {
  437. DeviceClass *dc = DEVICE_CLASS(klass);
  438. device_class_set_props(dc, sifive_plic_properties);
  439. dc->realize = sifive_plic_realize;
  440. }
  441. static const TypeInfo sifive_plic_info = {
  442. .name = TYPE_SIFIVE_PLIC,
  443. .parent = TYPE_SYS_BUS_DEVICE,
  444. .instance_size = sizeof(SiFivePLICState),
  445. .class_init = sifive_plic_class_init,
  446. };
  447. static void sifive_plic_register_types(void)
  448. {
  449. type_register_static(&sifive_plic_info);
  450. }
  451. type_init(sifive_plic_register_types)
  452. /*
  453. * Create PLIC device.
  454. */
  455. DeviceState *sifive_plic_create(hwaddr addr, char *hart_config,
  456. uint32_t hartid_base, uint32_t num_sources,
  457. uint32_t num_priorities, uint32_t priority_base,
  458. uint32_t pending_base, uint32_t enable_base,
  459. uint32_t enable_stride, uint32_t context_base,
  460. uint32_t context_stride, uint32_t aperture_size)
  461. {
  462. DeviceState *dev = qdev_new(TYPE_SIFIVE_PLIC);
  463. assert(enable_stride == (enable_stride & -enable_stride));
  464. assert(context_stride == (context_stride & -context_stride));
  465. qdev_prop_set_string(dev, "hart-config", hart_config);
  466. qdev_prop_set_uint32(dev, "hartid-base", hartid_base);
  467. qdev_prop_set_uint32(dev, "num-sources", num_sources);
  468. qdev_prop_set_uint32(dev, "num-priorities", num_priorities);
  469. qdev_prop_set_uint32(dev, "priority-base", priority_base);
  470. qdev_prop_set_uint32(dev, "pending-base", pending_base);
  471. qdev_prop_set_uint32(dev, "enable-base", enable_base);
  472. qdev_prop_set_uint32(dev, "enable-stride", enable_stride);
  473. qdev_prop_set_uint32(dev, "context-base", context_base);
  474. qdev_prop_set_uint32(dev, "context-stride", context_stride);
  475. qdev_prop_set_uint32(dev, "aperture-size", aperture_size);
  476. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  477. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
  478. return dev;
  479. }