2
0

lm32_pic.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * LatticeMico32 CPU interrupt controller logic.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "migration/vmstate.h"
  21. #include "monitor/monitor.h"
  22. #include "qemu/module.h"
  23. #include "hw/sysbus.h"
  24. #include "trace.h"
  25. #include "hw/lm32/lm32_pic.h"
  26. #include "hw/intc/intc.h"
  27. #include "hw/irq.h"
  28. #include "qom/object.h"
  29. #define TYPE_LM32_PIC "lm32-pic"
  30. OBJECT_DECLARE_SIMPLE_TYPE(LM32PicState, LM32_PIC)
  31. struct LM32PicState {
  32. SysBusDevice parent_obj;
  33. qemu_irq parent_irq;
  34. uint32_t im; /* interrupt mask */
  35. uint32_t ip; /* interrupt pending */
  36. uint32_t irq_state;
  37. /* statistics */
  38. uint64_t stats_irq_count[32];
  39. };
  40. static void update_irq(LM32PicState *s)
  41. {
  42. s->ip |= s->irq_state;
  43. if (s->ip & s->im) {
  44. trace_lm32_pic_raise_irq();
  45. qemu_irq_raise(s->parent_irq);
  46. } else {
  47. trace_lm32_pic_lower_irq();
  48. qemu_irq_lower(s->parent_irq);
  49. }
  50. }
  51. static void irq_handler(void *opaque, int irq, int level)
  52. {
  53. LM32PicState *s = opaque;
  54. assert(irq < 32);
  55. trace_lm32_pic_interrupt(irq, level);
  56. if (level) {
  57. s->irq_state |= (1 << irq);
  58. s->stats_irq_count[irq]++;
  59. } else {
  60. s->irq_state &= ~(1 << irq);
  61. }
  62. update_irq(s);
  63. }
  64. void lm32_pic_set_im(DeviceState *d, uint32_t im)
  65. {
  66. LM32PicState *s = LM32_PIC(d);
  67. trace_lm32_pic_set_im(im);
  68. s->im = im;
  69. update_irq(s);
  70. }
  71. void lm32_pic_set_ip(DeviceState *d, uint32_t ip)
  72. {
  73. LM32PicState *s = LM32_PIC(d);
  74. trace_lm32_pic_set_ip(ip);
  75. /* ack interrupt */
  76. s->ip &= ~ip;
  77. update_irq(s);
  78. }
  79. uint32_t lm32_pic_get_im(DeviceState *d)
  80. {
  81. LM32PicState *s = LM32_PIC(d);
  82. trace_lm32_pic_get_im(s->im);
  83. return s->im;
  84. }
  85. uint32_t lm32_pic_get_ip(DeviceState *d)
  86. {
  87. LM32PicState *s = LM32_PIC(d);
  88. trace_lm32_pic_get_ip(s->ip);
  89. return s->ip;
  90. }
  91. static void pic_reset(DeviceState *d)
  92. {
  93. LM32PicState *s = LM32_PIC(d);
  94. int i;
  95. s->im = 0;
  96. s->ip = 0;
  97. s->irq_state = 0;
  98. for (i = 0; i < 32; i++) {
  99. s->stats_irq_count[i] = 0;
  100. }
  101. }
  102. static bool lm32_get_statistics(InterruptStatsProvider *obj,
  103. uint64_t **irq_counts, unsigned int *nb_irqs)
  104. {
  105. LM32PicState *s = LM32_PIC(obj);
  106. *irq_counts = s->stats_irq_count;
  107. *nb_irqs = ARRAY_SIZE(s->stats_irq_count);
  108. return true;
  109. }
  110. static void lm32_print_info(InterruptStatsProvider *obj, Monitor *mon)
  111. {
  112. LM32PicState *s = LM32_PIC(obj);
  113. monitor_printf(mon, "lm32-pic: im=%08x ip=%08x irq_state=%08x\n",
  114. s->im, s->ip, s->irq_state);
  115. }
  116. static void lm32_pic_init(Object *obj)
  117. {
  118. DeviceState *dev = DEVICE(obj);
  119. LM32PicState *s = LM32_PIC(obj);
  120. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  121. qdev_init_gpio_in(dev, irq_handler, 32);
  122. sysbus_init_irq(sbd, &s->parent_irq);
  123. }
  124. static const VMStateDescription vmstate_lm32_pic = {
  125. .name = "lm32-pic",
  126. .version_id = 2,
  127. .minimum_version_id = 2,
  128. .fields = (VMStateField[]) {
  129. VMSTATE_UINT32(im, LM32PicState),
  130. VMSTATE_UINT32(ip, LM32PicState),
  131. VMSTATE_UINT32(irq_state, LM32PicState),
  132. VMSTATE_UINT64_ARRAY(stats_irq_count, LM32PicState, 32),
  133. VMSTATE_END_OF_LIST()
  134. }
  135. };
  136. static void lm32_pic_class_init(ObjectClass *klass, void *data)
  137. {
  138. DeviceClass *dc = DEVICE_CLASS(klass);
  139. InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass);
  140. dc->reset = pic_reset;
  141. dc->vmsd = &vmstate_lm32_pic;
  142. ic->get_statistics = lm32_get_statistics;
  143. ic->print_info = lm32_print_info;
  144. }
  145. static const TypeInfo lm32_pic_info = {
  146. .name = TYPE_LM32_PIC,
  147. .parent = TYPE_SYS_BUS_DEVICE,
  148. .instance_size = sizeof(LM32PicState),
  149. .instance_init = lm32_pic_init,
  150. .class_init = lm32_pic_class_init,
  151. .interfaces = (InterfaceInfo[]) {
  152. { TYPE_INTERRUPT_STATS_PROVIDER },
  153. { }
  154. },
  155. };
  156. static void lm32_pic_register_types(void)
  157. {
  158. type_register_static(&lm32_pic_info);
  159. }
  160. type_init(lm32_pic_register_types)