2
0

mmio.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * QEMU IDE Emulation: mmio support (for embedded).
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. * Copyright (c) 2006 Openedhand Ltd.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "hw/sysbus.h"
  27. #include "migration/vmstate.h"
  28. #include "qemu/module.h"
  29. #include "sysemu/dma.h"
  30. #include "hw/ide/internal.h"
  31. #include "hw/qdev-properties.h"
  32. #include "qom/object.h"
  33. /***********************************************************/
  34. /* MMIO based ide port
  35. * This emulates IDE device connected directly to the CPU bus without
  36. * dedicated ide controller, which is often seen on embedded boards.
  37. */
  38. #define TYPE_MMIO_IDE "mmio-ide"
  39. typedef struct MMIOIDEState MMIOState;
  40. DECLARE_INSTANCE_CHECKER(MMIOState, MMIO_IDE,
  41. TYPE_MMIO_IDE)
  42. struct MMIOIDEState {
  43. /*< private >*/
  44. SysBusDevice parent_obj;
  45. /*< public >*/
  46. IDEBus bus;
  47. uint32_t shift;
  48. qemu_irq irq;
  49. MemoryRegion iomem1, iomem2;
  50. };
  51. static void mmio_ide_reset(DeviceState *dev)
  52. {
  53. MMIOState *s = MMIO_IDE(dev);
  54. ide_bus_reset(&s->bus);
  55. }
  56. static uint64_t mmio_ide_read(void *opaque, hwaddr addr,
  57. unsigned size)
  58. {
  59. MMIOState *s = opaque;
  60. addr >>= s->shift;
  61. if (addr & 7)
  62. return ide_ioport_read(&s->bus, addr);
  63. else
  64. return ide_data_readw(&s->bus, 0);
  65. }
  66. static void mmio_ide_write(void *opaque, hwaddr addr,
  67. uint64_t val, unsigned size)
  68. {
  69. MMIOState *s = opaque;
  70. addr >>= s->shift;
  71. if (addr & 7)
  72. ide_ioport_write(&s->bus, addr, val);
  73. else
  74. ide_data_writew(&s->bus, 0, val);
  75. }
  76. static const MemoryRegionOps mmio_ide_ops = {
  77. .read = mmio_ide_read,
  78. .write = mmio_ide_write,
  79. .endianness = DEVICE_LITTLE_ENDIAN,
  80. };
  81. static uint64_t mmio_ide_status_read(void *opaque, hwaddr addr,
  82. unsigned size)
  83. {
  84. MMIOState *s= opaque;
  85. return ide_status_read(&s->bus, 0);
  86. }
  87. static void mmio_ide_ctrl_write(void *opaque, hwaddr addr,
  88. uint64_t val, unsigned size)
  89. {
  90. MMIOState *s = opaque;
  91. ide_ctrl_write(&s->bus, 0, val);
  92. }
  93. static const MemoryRegionOps mmio_ide_cs_ops = {
  94. .read = mmio_ide_status_read,
  95. .write = mmio_ide_ctrl_write,
  96. .endianness = DEVICE_LITTLE_ENDIAN,
  97. };
  98. static const VMStateDescription vmstate_ide_mmio = {
  99. .name = "mmio-ide",
  100. .version_id = 3,
  101. .minimum_version_id = 0,
  102. .fields = (VMStateField[]) {
  103. VMSTATE_IDE_BUS(bus, MMIOState),
  104. VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
  105. VMSTATE_END_OF_LIST()
  106. }
  107. };
  108. static void mmio_ide_realizefn(DeviceState *dev, Error **errp)
  109. {
  110. SysBusDevice *d = SYS_BUS_DEVICE(dev);
  111. MMIOState *s = MMIO_IDE(dev);
  112. ide_init2(&s->bus, s->irq);
  113. memory_region_init_io(&s->iomem1, OBJECT(s), &mmio_ide_ops, s,
  114. "ide-mmio.1", 16 << s->shift);
  115. memory_region_init_io(&s->iomem2, OBJECT(s), &mmio_ide_cs_ops, s,
  116. "ide-mmio.2", 2 << s->shift);
  117. sysbus_init_mmio(d, &s->iomem1);
  118. sysbus_init_mmio(d, &s->iomem2);
  119. }
  120. static void mmio_ide_initfn(Object *obj)
  121. {
  122. SysBusDevice *d = SYS_BUS_DEVICE(obj);
  123. MMIOState *s = MMIO_IDE(obj);
  124. ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
  125. sysbus_init_irq(d, &s->irq);
  126. }
  127. static Property mmio_ide_properties[] = {
  128. DEFINE_PROP_UINT32("shift", MMIOState, shift, 0),
  129. DEFINE_PROP_END_OF_LIST()
  130. };
  131. static void mmio_ide_class_init(ObjectClass *oc, void *data)
  132. {
  133. DeviceClass *dc = DEVICE_CLASS(oc);
  134. dc->realize = mmio_ide_realizefn;
  135. dc->reset = mmio_ide_reset;
  136. device_class_set_props(dc, mmio_ide_properties);
  137. dc->vmsd = &vmstate_ide_mmio;
  138. }
  139. static const TypeInfo mmio_ide_type_info = {
  140. .name = TYPE_MMIO_IDE,
  141. .parent = TYPE_SYS_BUS_DEVICE,
  142. .instance_size = sizeof(MMIOState),
  143. .instance_init = mmio_ide_initfn,
  144. .class_init = mmio_ide_class_init,
  145. };
  146. static void mmio_ide_register_types(void)
  147. {
  148. type_register_static(&mmio_ide_type_info);
  149. }
  150. void mmio_ide_init_drives(DeviceState *dev, DriveInfo *hd0, DriveInfo *hd1)
  151. {
  152. MMIOState *s = MMIO_IDE(dev);
  153. if (hd0 != NULL) {
  154. ide_create_drive(&s->bus, 0, hd0);
  155. }
  156. if (hd1 != NULL) {
  157. ide_create_drive(&s->bus, 1, hd1);
  158. }
  159. }
  160. type_init(mmio_ide_register_types)