ahci.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841
  1. /*
  2. * QEMU AHCI Emulation
  3. *
  4. * Copyright (c) 2010 qiaochong@loongson.cn
  5. * Copyright (c) 2010 Roland Elek <elek.roland@gmail.com>
  6. * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
  7. * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
  8. *
  9. * This library is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU Lesser General Public
  11. * License as published by the Free Software Foundation; either
  12. * version 2 of the License, or (at your option) any later version.
  13. *
  14. * This library is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * Lesser General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU Lesser General Public
  20. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  21. *
  22. */
  23. #include "qemu/osdep.h"
  24. #include "hw/pci/msi.h"
  25. #include "hw/pci/pci.h"
  26. #include "hw/qdev-properties.h"
  27. #include "migration/vmstate.h"
  28. #include "qemu/error-report.h"
  29. #include "qemu/log.h"
  30. #include "qemu/main-loop.h"
  31. #include "qemu/module.h"
  32. #include "sysemu/block-backend.h"
  33. #include "sysemu/dma.h"
  34. #include "hw/ide/internal.h"
  35. #include "hw/ide/pci.h"
  36. #include "ahci_internal.h"
  37. #include "trace.h"
  38. static void check_cmd(AHCIState *s, int port);
  39. static int handle_cmd(AHCIState *s, int port, uint8_t slot);
  40. static void ahci_reset_port(AHCIState *s, int port);
  41. static bool ahci_write_fis_d2h(AHCIDevice *ad);
  42. static void ahci_init_d2h(AHCIDevice *ad);
  43. static int ahci_dma_prepare_buf(const IDEDMA *dma, int32_t limit);
  44. static bool ahci_map_clb_address(AHCIDevice *ad);
  45. static bool ahci_map_fis_address(AHCIDevice *ad);
  46. static void ahci_unmap_clb_address(AHCIDevice *ad);
  47. static void ahci_unmap_fis_address(AHCIDevice *ad);
  48. static const char *AHCIHostReg_lookup[AHCI_HOST_REG__COUNT] = {
  49. [AHCI_HOST_REG_CAP] = "CAP",
  50. [AHCI_HOST_REG_CTL] = "GHC",
  51. [AHCI_HOST_REG_IRQ_STAT] = "IS",
  52. [AHCI_HOST_REG_PORTS_IMPL] = "PI",
  53. [AHCI_HOST_REG_VERSION] = "VS",
  54. [AHCI_HOST_REG_CCC_CTL] = "CCC_CTL",
  55. [AHCI_HOST_REG_CCC_PORTS] = "CCC_PORTS",
  56. [AHCI_HOST_REG_EM_LOC] = "EM_LOC",
  57. [AHCI_HOST_REG_EM_CTL] = "EM_CTL",
  58. [AHCI_HOST_REG_CAP2] = "CAP2",
  59. [AHCI_HOST_REG_BOHC] = "BOHC",
  60. };
  61. static const char *AHCIPortReg_lookup[AHCI_PORT_REG__COUNT] = {
  62. [AHCI_PORT_REG_LST_ADDR] = "PxCLB",
  63. [AHCI_PORT_REG_LST_ADDR_HI] = "PxCLBU",
  64. [AHCI_PORT_REG_FIS_ADDR] = "PxFB",
  65. [AHCI_PORT_REG_FIS_ADDR_HI] = "PxFBU",
  66. [AHCI_PORT_REG_IRQ_STAT] = "PxIS",
  67. [AHCI_PORT_REG_IRQ_MASK] = "PXIE",
  68. [AHCI_PORT_REG_CMD] = "PxCMD",
  69. [7] = "Reserved",
  70. [AHCI_PORT_REG_TFDATA] = "PxTFD",
  71. [AHCI_PORT_REG_SIG] = "PxSIG",
  72. [AHCI_PORT_REG_SCR_STAT] = "PxSSTS",
  73. [AHCI_PORT_REG_SCR_CTL] = "PxSCTL",
  74. [AHCI_PORT_REG_SCR_ERR] = "PxSERR",
  75. [AHCI_PORT_REG_SCR_ACT] = "PxSACT",
  76. [AHCI_PORT_REG_CMD_ISSUE] = "PxCI",
  77. [AHCI_PORT_REG_SCR_NOTIF] = "PxSNTF",
  78. [AHCI_PORT_REG_FIS_CTL] = "PxFBS",
  79. [AHCI_PORT_REG_DEV_SLEEP] = "PxDEVSLP",
  80. [18 ... 27] = "Reserved",
  81. [AHCI_PORT_REG_VENDOR_1 ...
  82. AHCI_PORT_REG_VENDOR_4] = "PxVS",
  83. };
  84. static const char *AHCIPortIRQ_lookup[AHCI_PORT_IRQ__COUNT] = {
  85. [AHCI_PORT_IRQ_BIT_DHRS] = "DHRS",
  86. [AHCI_PORT_IRQ_BIT_PSS] = "PSS",
  87. [AHCI_PORT_IRQ_BIT_DSS] = "DSS",
  88. [AHCI_PORT_IRQ_BIT_SDBS] = "SDBS",
  89. [AHCI_PORT_IRQ_BIT_UFS] = "UFS",
  90. [AHCI_PORT_IRQ_BIT_DPS] = "DPS",
  91. [AHCI_PORT_IRQ_BIT_PCS] = "PCS",
  92. [AHCI_PORT_IRQ_BIT_DMPS] = "DMPS",
  93. [8 ... 21] = "RESERVED",
  94. [AHCI_PORT_IRQ_BIT_PRCS] = "PRCS",
  95. [AHCI_PORT_IRQ_BIT_IPMS] = "IPMS",
  96. [AHCI_PORT_IRQ_BIT_OFS] = "OFS",
  97. [25] = "RESERVED",
  98. [AHCI_PORT_IRQ_BIT_INFS] = "INFS",
  99. [AHCI_PORT_IRQ_BIT_IFS] = "IFS",
  100. [AHCI_PORT_IRQ_BIT_HBDS] = "HBDS",
  101. [AHCI_PORT_IRQ_BIT_HBFS] = "HBFS",
  102. [AHCI_PORT_IRQ_BIT_TFES] = "TFES",
  103. [AHCI_PORT_IRQ_BIT_CPDS] = "CPDS"
  104. };
  105. static uint32_t ahci_port_read(AHCIState *s, int port, int offset)
  106. {
  107. uint32_t val;
  108. AHCIPortRegs *pr = &s->dev[port].port_regs;
  109. enum AHCIPortReg regnum = offset / sizeof(uint32_t);
  110. assert(regnum < (AHCI_PORT_ADDR_OFFSET_LEN / sizeof(uint32_t)));
  111. switch (regnum) {
  112. case AHCI_PORT_REG_LST_ADDR:
  113. val = pr->lst_addr;
  114. break;
  115. case AHCI_PORT_REG_LST_ADDR_HI:
  116. val = pr->lst_addr_hi;
  117. break;
  118. case AHCI_PORT_REG_FIS_ADDR:
  119. val = pr->fis_addr;
  120. break;
  121. case AHCI_PORT_REG_FIS_ADDR_HI:
  122. val = pr->fis_addr_hi;
  123. break;
  124. case AHCI_PORT_REG_IRQ_STAT:
  125. val = pr->irq_stat;
  126. break;
  127. case AHCI_PORT_REG_IRQ_MASK:
  128. val = pr->irq_mask;
  129. break;
  130. case AHCI_PORT_REG_CMD:
  131. val = pr->cmd;
  132. break;
  133. case AHCI_PORT_REG_TFDATA:
  134. val = pr->tfdata;
  135. break;
  136. case AHCI_PORT_REG_SIG:
  137. val = pr->sig;
  138. break;
  139. case AHCI_PORT_REG_SCR_STAT:
  140. if (s->dev[port].port.ifs[0].blk) {
  141. val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP |
  142. SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE;
  143. } else {
  144. val = SATA_SCR_SSTATUS_DET_NODEV;
  145. }
  146. break;
  147. case AHCI_PORT_REG_SCR_CTL:
  148. val = pr->scr_ctl;
  149. break;
  150. case AHCI_PORT_REG_SCR_ERR:
  151. val = pr->scr_err;
  152. break;
  153. case AHCI_PORT_REG_SCR_ACT:
  154. val = pr->scr_act;
  155. break;
  156. case AHCI_PORT_REG_CMD_ISSUE:
  157. val = pr->cmd_issue;
  158. break;
  159. default:
  160. trace_ahci_port_read_default(s, port, AHCIPortReg_lookup[regnum],
  161. offset);
  162. val = 0;
  163. }
  164. trace_ahci_port_read(s, port, AHCIPortReg_lookup[regnum], offset, val);
  165. return val;
  166. }
  167. static void ahci_irq_raise(AHCIState *s)
  168. {
  169. DeviceState *dev_state = s->container;
  170. PCIDevice *pci_dev = (PCIDevice *) object_dynamic_cast(OBJECT(dev_state),
  171. TYPE_PCI_DEVICE);
  172. trace_ahci_irq_raise(s);
  173. if (pci_dev && msi_enabled(pci_dev)) {
  174. msi_notify(pci_dev, 0);
  175. } else {
  176. qemu_irq_raise(s->irq);
  177. }
  178. }
  179. static void ahci_irq_lower(AHCIState *s)
  180. {
  181. DeviceState *dev_state = s->container;
  182. PCIDevice *pci_dev = (PCIDevice *) object_dynamic_cast(OBJECT(dev_state),
  183. TYPE_PCI_DEVICE);
  184. trace_ahci_irq_lower(s);
  185. if (!pci_dev || !msi_enabled(pci_dev)) {
  186. qemu_irq_lower(s->irq);
  187. }
  188. }
  189. static void ahci_check_irq(AHCIState *s)
  190. {
  191. int i;
  192. uint32_t old_irq = s->control_regs.irqstatus;
  193. s->control_regs.irqstatus = 0;
  194. for (i = 0; i < s->ports; i++) {
  195. AHCIPortRegs *pr = &s->dev[i].port_regs;
  196. if (pr->irq_stat & pr->irq_mask) {
  197. s->control_regs.irqstatus |= (1 << i);
  198. }
  199. }
  200. trace_ahci_check_irq(s, old_irq, s->control_regs.irqstatus);
  201. if (s->control_regs.irqstatus &&
  202. (s->control_regs.ghc & HOST_CTL_IRQ_EN)) {
  203. ahci_irq_raise(s);
  204. } else {
  205. ahci_irq_lower(s);
  206. }
  207. }
  208. static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d,
  209. enum AHCIPortIRQ irqbit)
  210. {
  211. g_assert((unsigned)irqbit < 32);
  212. uint32_t irq = 1U << irqbit;
  213. uint32_t irqstat = d->port_regs.irq_stat | irq;
  214. trace_ahci_trigger_irq(s, d->port_no,
  215. AHCIPortIRQ_lookup[irqbit], irq,
  216. d->port_regs.irq_stat, irqstat,
  217. irqstat & d->port_regs.irq_mask);
  218. d->port_regs.irq_stat = irqstat;
  219. ahci_check_irq(s);
  220. }
  221. static void map_page(AddressSpace *as, uint8_t **ptr, uint64_t addr,
  222. uint32_t wanted)
  223. {
  224. hwaddr len = wanted;
  225. if (*ptr) {
  226. dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len);
  227. }
  228. *ptr = dma_memory_map(as, addr, &len, DMA_DIRECTION_FROM_DEVICE);
  229. if (len < wanted && *ptr) {
  230. dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len);
  231. *ptr = NULL;
  232. }
  233. }
  234. /**
  235. * Check the cmd register to see if we should start or stop
  236. * the DMA or FIS RX engines.
  237. *
  238. * @ad: Device to dis/engage.
  239. *
  240. * @return 0 on success, -1 on error.
  241. */
  242. static int ahci_cond_start_engines(AHCIDevice *ad)
  243. {
  244. AHCIPortRegs *pr = &ad->port_regs;
  245. bool cmd_start = pr->cmd & PORT_CMD_START;
  246. bool cmd_on = pr->cmd & PORT_CMD_LIST_ON;
  247. bool fis_start = pr->cmd & PORT_CMD_FIS_RX;
  248. bool fis_on = pr->cmd & PORT_CMD_FIS_ON;
  249. if (cmd_start && !cmd_on) {
  250. if (!ahci_map_clb_address(ad)) {
  251. pr->cmd &= ~PORT_CMD_START;
  252. error_report("AHCI: Failed to start DMA engine: "
  253. "bad command list buffer address");
  254. return -1;
  255. }
  256. } else if (!cmd_start && cmd_on) {
  257. ahci_unmap_clb_address(ad);
  258. }
  259. if (fis_start && !fis_on) {
  260. if (!ahci_map_fis_address(ad)) {
  261. pr->cmd &= ~PORT_CMD_FIS_RX;
  262. error_report("AHCI: Failed to start FIS receive engine: "
  263. "bad FIS receive buffer address");
  264. return -1;
  265. }
  266. } else if (!fis_start && fis_on) {
  267. ahci_unmap_fis_address(ad);
  268. }
  269. return 0;
  270. }
  271. static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val)
  272. {
  273. AHCIPortRegs *pr = &s->dev[port].port_regs;
  274. enum AHCIPortReg regnum = offset / sizeof(uint32_t);
  275. assert(regnum < (AHCI_PORT_ADDR_OFFSET_LEN / sizeof(uint32_t)));
  276. trace_ahci_port_write(s, port, AHCIPortReg_lookup[regnum], offset, val);
  277. switch (regnum) {
  278. case AHCI_PORT_REG_LST_ADDR:
  279. pr->lst_addr = val;
  280. break;
  281. case AHCI_PORT_REG_LST_ADDR_HI:
  282. pr->lst_addr_hi = val;
  283. break;
  284. case AHCI_PORT_REG_FIS_ADDR:
  285. pr->fis_addr = val;
  286. break;
  287. case AHCI_PORT_REG_FIS_ADDR_HI:
  288. pr->fis_addr_hi = val;
  289. break;
  290. case AHCI_PORT_REG_IRQ_STAT:
  291. pr->irq_stat &= ~val;
  292. ahci_check_irq(s);
  293. break;
  294. case AHCI_PORT_REG_IRQ_MASK:
  295. pr->irq_mask = val & 0xfdc000ff;
  296. ahci_check_irq(s);
  297. break;
  298. case AHCI_PORT_REG_CMD:
  299. /* Block any Read-only fields from being set;
  300. * including LIST_ON and FIS_ON.
  301. * The spec requires to set ICC bits to zero after the ICC change
  302. * is done. We don't support ICC state changes, therefore always
  303. * force the ICC bits to zero.
  304. */
  305. pr->cmd = (pr->cmd & PORT_CMD_RO_MASK) |
  306. (val & ~(PORT_CMD_RO_MASK | PORT_CMD_ICC_MASK));
  307. /* Check FIS RX and CLB engines */
  308. ahci_cond_start_engines(&s->dev[port]);
  309. /* XXX usually the FIS would be pending on the bus here and
  310. issuing deferred until the OS enables FIS receival.
  311. Instead, we only submit it once - which works in most
  312. cases, but is a hack. */
  313. if ((pr->cmd & PORT_CMD_FIS_ON) &&
  314. !s->dev[port].init_d2h_sent) {
  315. ahci_init_d2h(&s->dev[port]);
  316. }
  317. check_cmd(s, port);
  318. break;
  319. case AHCI_PORT_REG_TFDATA:
  320. case AHCI_PORT_REG_SIG:
  321. case AHCI_PORT_REG_SCR_STAT:
  322. /* Read Only */
  323. break;
  324. case AHCI_PORT_REG_SCR_CTL:
  325. if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) &&
  326. ((val & AHCI_SCR_SCTL_DET) == 0)) {
  327. ahci_reset_port(s, port);
  328. }
  329. pr->scr_ctl = val;
  330. break;
  331. case AHCI_PORT_REG_SCR_ERR:
  332. pr->scr_err &= ~val;
  333. break;
  334. case AHCI_PORT_REG_SCR_ACT:
  335. /* RW1 */
  336. pr->scr_act |= val;
  337. break;
  338. case AHCI_PORT_REG_CMD_ISSUE:
  339. pr->cmd_issue |= val;
  340. check_cmd(s, port);
  341. break;
  342. default:
  343. trace_ahci_port_write_unimpl(s, port, AHCIPortReg_lookup[regnum],
  344. offset, val);
  345. qemu_log_mask(LOG_UNIMP, "Attempted write to unimplemented register: "
  346. "AHCI port %d register %s, offset 0x%x: 0x%"PRIx32,
  347. port, AHCIPortReg_lookup[regnum], offset, val);
  348. break;
  349. }
  350. }
  351. static uint64_t ahci_mem_read_32(void *opaque, hwaddr addr)
  352. {
  353. AHCIState *s = opaque;
  354. uint32_t val = 0;
  355. if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
  356. enum AHCIHostReg regnum = addr / 4;
  357. assert(regnum < AHCI_HOST_REG__COUNT);
  358. switch (regnum) {
  359. case AHCI_HOST_REG_CAP:
  360. val = s->control_regs.cap;
  361. break;
  362. case AHCI_HOST_REG_CTL:
  363. val = s->control_regs.ghc;
  364. break;
  365. case AHCI_HOST_REG_IRQ_STAT:
  366. val = s->control_regs.irqstatus;
  367. break;
  368. case AHCI_HOST_REG_PORTS_IMPL:
  369. val = s->control_regs.impl;
  370. break;
  371. case AHCI_HOST_REG_VERSION:
  372. val = s->control_regs.version;
  373. break;
  374. default:
  375. trace_ahci_mem_read_32_host_default(s, AHCIHostReg_lookup[regnum],
  376. addr);
  377. }
  378. trace_ahci_mem_read_32_host(s, AHCIHostReg_lookup[regnum], addr, val);
  379. } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
  380. (addr < (AHCI_PORT_REGS_START_ADDR +
  381. (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
  382. val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
  383. addr & AHCI_PORT_ADDR_OFFSET_MASK);
  384. } else {
  385. trace_ahci_mem_read_32_default(s, addr, val);
  386. }
  387. trace_ahci_mem_read_32(s, addr, val);
  388. return val;
  389. }
  390. /**
  391. * AHCI 1.3 section 3 ("HBA Memory Registers")
  392. * Support unaligned 8/16/32 bit reads, and 64 bit aligned reads.
  393. * Caller is responsible for masking unwanted higher order bytes.
  394. */
  395. static uint64_t ahci_mem_read(void *opaque, hwaddr addr, unsigned size)
  396. {
  397. hwaddr aligned = addr & ~0x3;
  398. int ofst = addr - aligned;
  399. uint64_t lo = ahci_mem_read_32(opaque, aligned);
  400. uint64_t hi;
  401. uint64_t val;
  402. /* if < 8 byte read does not cross 4 byte boundary */
  403. if (ofst + size <= 4) {
  404. val = lo >> (ofst * 8);
  405. } else {
  406. g_assert(size > 1);
  407. /* If the 64bit read is unaligned, we will produce undefined
  408. * results. AHCI does not support unaligned 64bit reads. */
  409. hi = ahci_mem_read_32(opaque, aligned + 4);
  410. val = (hi << 32 | lo) >> (ofst * 8);
  411. }
  412. trace_ahci_mem_read(opaque, size, addr, val);
  413. return val;
  414. }
  415. static void ahci_mem_write(void *opaque, hwaddr addr,
  416. uint64_t val, unsigned size)
  417. {
  418. AHCIState *s = opaque;
  419. trace_ahci_mem_write(s, size, addr, val);
  420. /* Only aligned reads are allowed on AHCI */
  421. if (addr & 3) {
  422. fprintf(stderr, "ahci: Mis-aligned write to addr 0x"
  423. TARGET_FMT_plx "\n", addr);
  424. return;
  425. }
  426. if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
  427. enum AHCIHostReg regnum = addr / 4;
  428. assert(regnum < AHCI_HOST_REG__COUNT);
  429. switch (regnum) {
  430. case AHCI_HOST_REG_CAP: /* R/WO, RO */
  431. /* FIXME handle R/WO */
  432. break;
  433. case AHCI_HOST_REG_CTL: /* R/W */
  434. if (val & HOST_CTL_RESET) {
  435. ahci_reset(s);
  436. } else {
  437. s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN;
  438. ahci_check_irq(s);
  439. }
  440. break;
  441. case AHCI_HOST_REG_IRQ_STAT: /* R/WC, RO */
  442. s->control_regs.irqstatus &= ~val;
  443. ahci_check_irq(s);
  444. break;
  445. case AHCI_HOST_REG_PORTS_IMPL: /* R/WO, RO */
  446. /* FIXME handle R/WO */
  447. break;
  448. case AHCI_HOST_REG_VERSION: /* RO */
  449. /* FIXME report write? */
  450. break;
  451. default:
  452. qemu_log_mask(LOG_UNIMP,
  453. "Attempted write to unimplemented register: "
  454. "AHCI host register %s, "
  455. "offset 0x%"PRIx64": 0x%"PRIx64,
  456. AHCIHostReg_lookup[regnum], addr, val);
  457. trace_ahci_mem_write_host_unimpl(s, size,
  458. AHCIHostReg_lookup[regnum], addr);
  459. }
  460. trace_ahci_mem_write_host(s, size, AHCIHostReg_lookup[regnum],
  461. addr, val);
  462. } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
  463. (addr < (AHCI_PORT_REGS_START_ADDR +
  464. (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
  465. ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
  466. addr & AHCI_PORT_ADDR_OFFSET_MASK, val);
  467. } else {
  468. qemu_log_mask(LOG_UNIMP, "Attempted write to unimplemented register: "
  469. "AHCI global register at offset 0x%"PRIx64": 0x%"PRIx64,
  470. addr, val);
  471. trace_ahci_mem_write_unimpl(s, size, addr, val);
  472. }
  473. }
  474. static const MemoryRegionOps ahci_mem_ops = {
  475. .read = ahci_mem_read,
  476. .write = ahci_mem_write,
  477. .endianness = DEVICE_LITTLE_ENDIAN,
  478. };
  479. static uint64_t ahci_idp_read(void *opaque, hwaddr addr,
  480. unsigned size)
  481. {
  482. AHCIState *s = opaque;
  483. if (addr == s->idp_offset) {
  484. /* index register */
  485. return s->idp_index;
  486. } else if (addr == s->idp_offset + 4) {
  487. /* data register - do memory read at location selected by index */
  488. return ahci_mem_read(opaque, s->idp_index, size);
  489. } else {
  490. return 0;
  491. }
  492. }
  493. static void ahci_idp_write(void *opaque, hwaddr addr,
  494. uint64_t val, unsigned size)
  495. {
  496. AHCIState *s = opaque;
  497. if (addr == s->idp_offset) {
  498. /* index register - mask off reserved bits */
  499. s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3);
  500. } else if (addr == s->idp_offset + 4) {
  501. /* data register - do memory write at location selected by index */
  502. ahci_mem_write(opaque, s->idp_index, val, size);
  503. }
  504. }
  505. static const MemoryRegionOps ahci_idp_ops = {
  506. .read = ahci_idp_read,
  507. .write = ahci_idp_write,
  508. .endianness = DEVICE_LITTLE_ENDIAN,
  509. };
  510. static void ahci_reg_init(AHCIState *s)
  511. {
  512. int i;
  513. s->control_regs.cap = (s->ports - 1) |
  514. (AHCI_NUM_COMMAND_SLOTS << 8) |
  515. (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) |
  516. HOST_CAP_NCQ | HOST_CAP_AHCI | HOST_CAP_64;
  517. s->control_regs.impl = (1 << s->ports) - 1;
  518. s->control_regs.version = AHCI_VERSION_1_0;
  519. for (i = 0; i < s->ports; i++) {
  520. s->dev[i].port_state = STATE_RUN;
  521. }
  522. }
  523. static void check_cmd(AHCIState *s, int port)
  524. {
  525. AHCIPortRegs *pr = &s->dev[port].port_regs;
  526. uint8_t slot;
  527. if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) {
  528. for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) {
  529. if ((pr->cmd_issue & (1U << slot)) &&
  530. !handle_cmd(s, port, slot)) {
  531. pr->cmd_issue &= ~(1U << slot);
  532. }
  533. }
  534. }
  535. }
  536. static void ahci_check_cmd_bh(void *opaque)
  537. {
  538. AHCIDevice *ad = opaque;
  539. qemu_bh_delete(ad->check_bh);
  540. ad->check_bh = NULL;
  541. check_cmd(ad->hba, ad->port_no);
  542. }
  543. static void ahci_init_d2h(AHCIDevice *ad)
  544. {
  545. IDEState *ide_state = &ad->port.ifs[0];
  546. AHCIPortRegs *pr = &ad->port_regs;
  547. if (ad->init_d2h_sent) {
  548. return;
  549. }
  550. if (ahci_write_fis_d2h(ad)) {
  551. ad->init_d2h_sent = true;
  552. /* We're emulating receiving the first Reg H2D Fis from the device;
  553. * Update the SIG register, but otherwise proceed as normal. */
  554. pr->sig = ((uint32_t)ide_state->hcyl << 24) |
  555. (ide_state->lcyl << 16) |
  556. (ide_state->sector << 8) |
  557. (ide_state->nsector & 0xFF);
  558. }
  559. }
  560. static void ahci_set_signature(AHCIDevice *ad, uint32_t sig)
  561. {
  562. IDEState *s = &ad->port.ifs[0];
  563. s->hcyl = sig >> 24 & 0xFF;
  564. s->lcyl = sig >> 16 & 0xFF;
  565. s->sector = sig >> 8 & 0xFF;
  566. s->nsector = sig & 0xFF;
  567. trace_ahci_set_signature(ad->hba, ad->port_no, s->nsector, s->sector,
  568. s->lcyl, s->hcyl, sig);
  569. }
  570. static void ahci_reset_port(AHCIState *s, int port)
  571. {
  572. AHCIDevice *d = &s->dev[port];
  573. AHCIPortRegs *pr = &d->port_regs;
  574. IDEState *ide_state = &d->port.ifs[0];
  575. int i;
  576. trace_ahci_reset_port(s, port);
  577. ide_bus_reset(&d->port);
  578. ide_state->ncq_queues = AHCI_MAX_CMDS;
  579. pr->scr_stat = 0;
  580. pr->scr_err = 0;
  581. pr->scr_act = 0;
  582. pr->tfdata = 0x7F;
  583. pr->sig = 0xFFFFFFFF;
  584. d->busy_slot = -1;
  585. d->init_d2h_sent = false;
  586. ide_state = &s->dev[port].port.ifs[0];
  587. if (!ide_state->blk) {
  588. return;
  589. }
  590. /* reset ncq queue */
  591. for (i = 0; i < AHCI_MAX_CMDS; i++) {
  592. NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i];
  593. ncq_tfs->halt = false;
  594. if (!ncq_tfs->used) {
  595. continue;
  596. }
  597. if (ncq_tfs->aiocb) {
  598. blk_aio_cancel(ncq_tfs->aiocb);
  599. ncq_tfs->aiocb = NULL;
  600. }
  601. /* Maybe we just finished the request thanks to blk_aio_cancel() */
  602. if (!ncq_tfs->used) {
  603. continue;
  604. }
  605. qemu_sglist_destroy(&ncq_tfs->sglist);
  606. ncq_tfs->used = 0;
  607. }
  608. s->dev[port].port_state = STATE_RUN;
  609. if (ide_state->drive_kind == IDE_CD) {
  610. ahci_set_signature(d, SATA_SIGNATURE_CDROM);\
  611. ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT;
  612. } else {
  613. ahci_set_signature(d, SATA_SIGNATURE_DISK);
  614. ide_state->status = SEEK_STAT | WRERR_STAT;
  615. }
  616. ide_state->error = 1;
  617. ahci_init_d2h(d);
  618. }
  619. /* Buffer pretty output based on a raw FIS structure. */
  620. static char *ahci_pretty_buffer_fis(uint8_t *fis, int cmd_len)
  621. {
  622. int i;
  623. GString *s = g_string_new("FIS:");
  624. for (i = 0; i < cmd_len; i++) {
  625. if ((i & 0xf) == 0) {
  626. g_string_append_printf(s, "\n0x%02x: ", i);
  627. }
  628. g_string_append_printf(s, "%02x ", fis[i]);
  629. }
  630. g_string_append_c(s, '\n');
  631. return g_string_free(s, FALSE);
  632. }
  633. static bool ahci_map_fis_address(AHCIDevice *ad)
  634. {
  635. AHCIPortRegs *pr = &ad->port_regs;
  636. map_page(ad->hba->as, &ad->res_fis,
  637. ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
  638. if (ad->res_fis != NULL) {
  639. pr->cmd |= PORT_CMD_FIS_ON;
  640. return true;
  641. }
  642. pr->cmd &= ~PORT_CMD_FIS_ON;
  643. return false;
  644. }
  645. static void ahci_unmap_fis_address(AHCIDevice *ad)
  646. {
  647. if (ad->res_fis == NULL) {
  648. trace_ahci_unmap_fis_address_null(ad->hba, ad->port_no);
  649. return;
  650. }
  651. ad->port_regs.cmd &= ~PORT_CMD_FIS_ON;
  652. dma_memory_unmap(ad->hba->as, ad->res_fis, 256,
  653. DMA_DIRECTION_FROM_DEVICE, 256);
  654. ad->res_fis = NULL;
  655. }
  656. static bool ahci_map_clb_address(AHCIDevice *ad)
  657. {
  658. AHCIPortRegs *pr = &ad->port_regs;
  659. ad->cur_cmd = NULL;
  660. map_page(ad->hba->as, &ad->lst,
  661. ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
  662. if (ad->lst != NULL) {
  663. pr->cmd |= PORT_CMD_LIST_ON;
  664. return true;
  665. }
  666. pr->cmd &= ~PORT_CMD_LIST_ON;
  667. return false;
  668. }
  669. static void ahci_unmap_clb_address(AHCIDevice *ad)
  670. {
  671. if (ad->lst == NULL) {
  672. trace_ahci_unmap_clb_address_null(ad->hba, ad->port_no);
  673. return;
  674. }
  675. ad->port_regs.cmd &= ~PORT_CMD_LIST_ON;
  676. dma_memory_unmap(ad->hba->as, ad->lst, 1024,
  677. DMA_DIRECTION_FROM_DEVICE, 1024);
  678. ad->lst = NULL;
  679. }
  680. static void ahci_write_fis_sdb(AHCIState *s, NCQTransferState *ncq_tfs)
  681. {
  682. AHCIDevice *ad = ncq_tfs->drive;
  683. AHCIPortRegs *pr = &ad->port_regs;
  684. IDEState *ide_state;
  685. SDBFIS *sdb_fis;
  686. if (!ad->res_fis ||
  687. !(pr->cmd & PORT_CMD_FIS_RX)) {
  688. return;
  689. }
  690. sdb_fis = (SDBFIS *)&ad->res_fis[RES_FIS_SDBFIS];
  691. ide_state = &ad->port.ifs[0];
  692. sdb_fis->type = SATA_FIS_TYPE_SDB;
  693. /* Interrupt pending & Notification bit */
  694. sdb_fis->flags = 0x40; /* Interrupt bit, always 1 for NCQ */
  695. sdb_fis->status = ide_state->status & 0x77;
  696. sdb_fis->error = ide_state->error;
  697. /* update SAct field in SDB_FIS */
  698. sdb_fis->payload = cpu_to_le32(ad->finished);
  699. /* Update shadow registers (except BSY 0x80 and DRQ 0x08) */
  700. pr->tfdata = (ad->port.ifs[0].error << 8) |
  701. (ad->port.ifs[0].status & 0x77) |
  702. (pr->tfdata & 0x88);
  703. pr->scr_act &= ~ad->finished;
  704. ad->finished = 0;
  705. /* Trigger IRQ if interrupt bit is set (which currently, it always is) */
  706. if (sdb_fis->flags & 0x40) {
  707. ahci_trigger_irq(s, ad, AHCI_PORT_IRQ_BIT_SDBS);
  708. }
  709. }
  710. static void ahci_write_fis_pio(AHCIDevice *ad, uint16_t len, bool pio_fis_i)
  711. {
  712. AHCIPortRegs *pr = &ad->port_regs;
  713. uint8_t *pio_fis;
  714. IDEState *s = &ad->port.ifs[0];
  715. if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
  716. return;
  717. }
  718. pio_fis = &ad->res_fis[RES_FIS_PSFIS];
  719. pio_fis[0] = SATA_FIS_TYPE_PIO_SETUP;
  720. pio_fis[1] = (pio_fis_i ? (1 << 6) : 0);
  721. pio_fis[2] = s->status;
  722. pio_fis[3] = s->error;
  723. pio_fis[4] = s->sector;
  724. pio_fis[5] = s->lcyl;
  725. pio_fis[6] = s->hcyl;
  726. pio_fis[7] = s->select;
  727. pio_fis[8] = s->hob_sector;
  728. pio_fis[9] = s->hob_lcyl;
  729. pio_fis[10] = s->hob_hcyl;
  730. pio_fis[11] = 0;
  731. pio_fis[12] = s->nsector & 0xFF;
  732. pio_fis[13] = (s->nsector >> 8) & 0xFF;
  733. pio_fis[14] = 0;
  734. pio_fis[15] = s->status;
  735. pio_fis[16] = len & 255;
  736. pio_fis[17] = len >> 8;
  737. pio_fis[18] = 0;
  738. pio_fis[19] = 0;
  739. /* Update shadow registers: */
  740. pr->tfdata = (ad->port.ifs[0].error << 8) |
  741. ad->port.ifs[0].status;
  742. if (pio_fis[2] & ERR_STAT) {
  743. ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_TFES);
  744. }
  745. }
  746. static bool ahci_write_fis_d2h(AHCIDevice *ad)
  747. {
  748. AHCIPortRegs *pr = &ad->port_regs;
  749. uint8_t *d2h_fis;
  750. int i;
  751. IDEState *s = &ad->port.ifs[0];
  752. if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
  753. return false;
  754. }
  755. d2h_fis = &ad->res_fis[RES_FIS_RFIS];
  756. d2h_fis[0] = SATA_FIS_TYPE_REGISTER_D2H;
  757. d2h_fis[1] = (1 << 6); /* interrupt bit */
  758. d2h_fis[2] = s->status;
  759. d2h_fis[3] = s->error;
  760. d2h_fis[4] = s->sector;
  761. d2h_fis[5] = s->lcyl;
  762. d2h_fis[6] = s->hcyl;
  763. d2h_fis[7] = s->select;
  764. d2h_fis[8] = s->hob_sector;
  765. d2h_fis[9] = s->hob_lcyl;
  766. d2h_fis[10] = s->hob_hcyl;
  767. d2h_fis[11] = 0;
  768. d2h_fis[12] = s->nsector & 0xFF;
  769. d2h_fis[13] = (s->nsector >> 8) & 0xFF;
  770. for (i = 14; i < 20; i++) {
  771. d2h_fis[i] = 0;
  772. }
  773. /* Update shadow registers: */
  774. pr->tfdata = (ad->port.ifs[0].error << 8) |
  775. ad->port.ifs[0].status;
  776. if (d2h_fis[2] & ERR_STAT) {
  777. ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_TFES);
  778. }
  779. ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_DHRS);
  780. return true;
  781. }
  782. static int prdt_tbl_entry_size(const AHCI_SG *tbl)
  783. {
  784. /* flags_size is zero-based */
  785. return (le32_to_cpu(tbl->flags_size) & AHCI_PRDT_SIZE_MASK) + 1;
  786. }
  787. /**
  788. * Fetch entries in a guest-provided PRDT and convert it into a QEMU SGlist.
  789. * @ad: The AHCIDevice for whom we are building the SGList.
  790. * @sglist: The SGList target to add PRD entries to.
  791. * @cmd: The AHCI Command Header that describes where the PRDT is.
  792. * @limit: The remaining size of the S/ATA transaction, in bytes.
  793. * @offset: The number of bytes already transferred, in bytes.
  794. *
  795. * The AHCI PRDT can describe up to 256GiB. S/ATA only support transactions of
  796. * up to 32MiB as of ATA8-ACS3 rev 1b, assuming a 512 byte sector size. We stop
  797. * building the sglist from the PRDT as soon as we hit @limit bytes,
  798. * which is <= INT32_MAX/2GiB.
  799. */
  800. static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist,
  801. AHCICmdHdr *cmd, int64_t limit, uint64_t offset)
  802. {
  803. uint16_t opts = le16_to_cpu(cmd->opts);
  804. uint16_t prdtl = le16_to_cpu(cmd->prdtl);
  805. uint64_t cfis_addr = le64_to_cpu(cmd->tbl_addr);
  806. uint64_t prdt_addr = cfis_addr + 0x80;
  807. dma_addr_t prdt_len = (prdtl * sizeof(AHCI_SG));
  808. dma_addr_t real_prdt_len = prdt_len;
  809. uint8_t *prdt;
  810. int i;
  811. int r = 0;
  812. uint64_t sum = 0;
  813. int off_idx = -1;
  814. int64_t off_pos = -1;
  815. int tbl_entry_size;
  816. IDEBus *bus = &ad->port;
  817. BusState *qbus = BUS(bus);
  818. trace_ahci_populate_sglist(ad->hba, ad->port_no);
  819. if (!prdtl) {
  820. trace_ahci_populate_sglist_no_prdtl(ad->hba, ad->port_no, opts);
  821. return -1;
  822. }
  823. /* map PRDT */
  824. if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len,
  825. DMA_DIRECTION_TO_DEVICE))){
  826. trace_ahci_populate_sglist_no_map(ad->hba, ad->port_no);
  827. return -1;
  828. }
  829. if (prdt_len < real_prdt_len) {
  830. trace_ahci_populate_sglist_short_map(ad->hba, ad->port_no);
  831. r = -1;
  832. goto out;
  833. }
  834. /* Get entries in the PRDT, init a qemu sglist accordingly */
  835. if (prdtl > 0) {
  836. AHCI_SG *tbl = (AHCI_SG *)prdt;
  837. sum = 0;
  838. for (i = 0; i < prdtl; i++) {
  839. tbl_entry_size = prdt_tbl_entry_size(&tbl[i]);
  840. if (offset < (sum + tbl_entry_size)) {
  841. off_idx = i;
  842. off_pos = offset - sum;
  843. break;
  844. }
  845. sum += tbl_entry_size;
  846. }
  847. if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) {
  848. trace_ahci_populate_sglist_bad_offset(ad->hba, ad->port_no,
  849. off_idx, off_pos);
  850. r = -1;
  851. goto out;
  852. }
  853. qemu_sglist_init(sglist, qbus->parent, (prdtl - off_idx),
  854. ad->hba->as);
  855. qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr) + off_pos,
  856. MIN(prdt_tbl_entry_size(&tbl[off_idx]) - off_pos,
  857. limit));
  858. for (i = off_idx + 1; i < prdtl && sglist->size < limit; i++) {
  859. qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr),
  860. MIN(prdt_tbl_entry_size(&tbl[i]),
  861. limit - sglist->size));
  862. }
  863. }
  864. out:
  865. dma_memory_unmap(ad->hba->as, prdt, prdt_len,
  866. DMA_DIRECTION_TO_DEVICE, prdt_len);
  867. return r;
  868. }
  869. static void ncq_err(NCQTransferState *ncq_tfs)
  870. {
  871. IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
  872. ide_state->error = ABRT_ERR;
  873. ide_state->status = READY_STAT | ERR_STAT;
  874. ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag);
  875. qemu_sglist_destroy(&ncq_tfs->sglist);
  876. ncq_tfs->used = 0;
  877. }
  878. static void ncq_finish(NCQTransferState *ncq_tfs)
  879. {
  880. /* If we didn't error out, set our finished bit. Errored commands
  881. * do not get a bit set for the SDB FIS ACT register, nor do they
  882. * clear the outstanding bit in scr_act (PxSACT). */
  883. if (!(ncq_tfs->drive->port_regs.scr_err & (1 << ncq_tfs->tag))) {
  884. ncq_tfs->drive->finished |= (1 << ncq_tfs->tag);
  885. }
  886. ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs);
  887. trace_ncq_finish(ncq_tfs->drive->hba, ncq_tfs->drive->port_no,
  888. ncq_tfs->tag);
  889. block_acct_done(blk_get_stats(ncq_tfs->drive->port.ifs[0].blk),
  890. &ncq_tfs->acct);
  891. qemu_sglist_destroy(&ncq_tfs->sglist);
  892. ncq_tfs->used = 0;
  893. }
  894. static void ncq_cb(void *opaque, int ret)
  895. {
  896. NCQTransferState *ncq_tfs = (NCQTransferState *)opaque;
  897. IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
  898. ncq_tfs->aiocb = NULL;
  899. if (ret < 0) {
  900. bool is_read = ncq_tfs->cmd == READ_FPDMA_QUEUED;
  901. BlockErrorAction action = blk_get_error_action(ide_state->blk,
  902. is_read, -ret);
  903. if (action == BLOCK_ERROR_ACTION_STOP) {
  904. ncq_tfs->halt = true;
  905. ide_state->bus->error_status = IDE_RETRY_HBA;
  906. } else if (action == BLOCK_ERROR_ACTION_REPORT) {
  907. ncq_err(ncq_tfs);
  908. }
  909. blk_error_action(ide_state->blk, action, is_read, -ret);
  910. } else {
  911. ide_state->status = READY_STAT | SEEK_STAT;
  912. }
  913. if (!ncq_tfs->halt) {
  914. ncq_finish(ncq_tfs);
  915. }
  916. }
  917. static int is_ncq(uint8_t ata_cmd)
  918. {
  919. /* Based on SATA 3.2 section 13.6.3.2 */
  920. switch (ata_cmd) {
  921. case READ_FPDMA_QUEUED:
  922. case WRITE_FPDMA_QUEUED:
  923. case NCQ_NON_DATA:
  924. case RECEIVE_FPDMA_QUEUED:
  925. case SEND_FPDMA_QUEUED:
  926. return 1;
  927. default:
  928. return 0;
  929. }
  930. }
  931. static void execute_ncq_command(NCQTransferState *ncq_tfs)
  932. {
  933. AHCIDevice *ad = ncq_tfs->drive;
  934. IDEState *ide_state = &ad->port.ifs[0];
  935. int port = ad->port_no;
  936. g_assert(is_ncq(ncq_tfs->cmd));
  937. ncq_tfs->halt = false;
  938. switch (ncq_tfs->cmd) {
  939. case READ_FPDMA_QUEUED:
  940. trace_execute_ncq_command_read(ad->hba, port, ncq_tfs->tag,
  941. ncq_tfs->sector_count, ncq_tfs->lba);
  942. dma_acct_start(ide_state->blk, &ncq_tfs->acct,
  943. &ncq_tfs->sglist, BLOCK_ACCT_READ);
  944. ncq_tfs->aiocb = dma_blk_read(ide_state->blk, &ncq_tfs->sglist,
  945. ncq_tfs->lba << BDRV_SECTOR_BITS,
  946. BDRV_SECTOR_SIZE,
  947. ncq_cb, ncq_tfs);
  948. break;
  949. case WRITE_FPDMA_QUEUED:
  950. trace_execute_ncq_command_read(ad->hba, port, ncq_tfs->tag,
  951. ncq_tfs->sector_count, ncq_tfs->lba);
  952. dma_acct_start(ide_state->blk, &ncq_tfs->acct,
  953. &ncq_tfs->sglist, BLOCK_ACCT_WRITE);
  954. ncq_tfs->aiocb = dma_blk_write(ide_state->blk, &ncq_tfs->sglist,
  955. ncq_tfs->lba << BDRV_SECTOR_BITS,
  956. BDRV_SECTOR_SIZE,
  957. ncq_cb, ncq_tfs);
  958. break;
  959. default:
  960. trace_execute_ncq_command_unsup(ad->hba, port,
  961. ncq_tfs->tag, ncq_tfs->cmd);
  962. ncq_err(ncq_tfs);
  963. }
  964. }
  965. static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis,
  966. uint8_t slot)
  967. {
  968. AHCIDevice *ad = &s->dev[port];
  969. NCQFrame *ncq_fis = (NCQFrame*)cmd_fis;
  970. uint8_t tag = ncq_fis->tag >> 3;
  971. NCQTransferState *ncq_tfs = &ad->ncq_tfs[tag];
  972. size_t size;
  973. g_assert(is_ncq(ncq_fis->command));
  974. if (ncq_tfs->used) {
  975. /* error - already in use */
  976. fprintf(stderr, "%s: tag %d already used\n", __func__, tag);
  977. return;
  978. }
  979. ncq_tfs->used = 1;
  980. ncq_tfs->drive = ad;
  981. ncq_tfs->slot = slot;
  982. ncq_tfs->cmdh = &((AHCICmdHdr *)ad->lst)[slot];
  983. ncq_tfs->cmd = ncq_fis->command;
  984. ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) |
  985. ((uint64_t)ncq_fis->lba4 << 32) |
  986. ((uint64_t)ncq_fis->lba3 << 24) |
  987. ((uint64_t)ncq_fis->lba2 << 16) |
  988. ((uint64_t)ncq_fis->lba1 << 8) |
  989. (uint64_t)ncq_fis->lba0;
  990. ncq_tfs->tag = tag;
  991. /* Sanity-check the NCQ packet */
  992. if (tag != slot) {
  993. trace_process_ncq_command_mismatch(s, port, tag, slot);
  994. }
  995. if (ncq_fis->aux0 || ncq_fis->aux1 || ncq_fis->aux2 || ncq_fis->aux3) {
  996. trace_process_ncq_command_aux(s, port, tag);
  997. }
  998. if (ncq_fis->prio || ncq_fis->icc) {
  999. trace_process_ncq_command_prioicc(s, port, tag);
  1000. }
  1001. if (ncq_fis->fua & NCQ_FIS_FUA_MASK) {
  1002. trace_process_ncq_command_fua(s, port, tag);
  1003. }
  1004. if (ncq_fis->tag & NCQ_FIS_RARC_MASK) {
  1005. trace_process_ncq_command_rarc(s, port, tag);
  1006. }
  1007. ncq_tfs->sector_count = ((ncq_fis->sector_count_high << 8) |
  1008. ncq_fis->sector_count_low);
  1009. if (!ncq_tfs->sector_count) {
  1010. ncq_tfs->sector_count = 0x10000;
  1011. }
  1012. size = ncq_tfs->sector_count * BDRV_SECTOR_SIZE;
  1013. ahci_populate_sglist(ad, &ncq_tfs->sglist, ncq_tfs->cmdh, size, 0);
  1014. if (ncq_tfs->sglist.size < size) {
  1015. error_report("ahci: PRDT length for NCQ command (0x%zx) "
  1016. "is smaller than the requested size (0x%zx)",
  1017. ncq_tfs->sglist.size, size);
  1018. ncq_err(ncq_tfs);
  1019. ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_OFS);
  1020. return;
  1021. } else if (ncq_tfs->sglist.size != size) {
  1022. trace_process_ncq_command_large(s, port, tag,
  1023. ncq_tfs->sglist.size, size);
  1024. }
  1025. trace_process_ncq_command(s, port, tag,
  1026. ncq_fis->command,
  1027. ncq_tfs->lba,
  1028. ncq_tfs->lba + ncq_tfs->sector_count - 1);
  1029. execute_ncq_command(ncq_tfs);
  1030. }
  1031. static AHCICmdHdr *get_cmd_header(AHCIState *s, uint8_t port, uint8_t slot)
  1032. {
  1033. if (port >= s->ports || slot >= AHCI_MAX_CMDS) {
  1034. return NULL;
  1035. }
  1036. return s->dev[port].lst ? &((AHCICmdHdr *)s->dev[port].lst)[slot] : NULL;
  1037. }
  1038. static void handle_reg_h2d_fis(AHCIState *s, int port,
  1039. uint8_t slot, uint8_t *cmd_fis)
  1040. {
  1041. IDEState *ide_state = &s->dev[port].port.ifs[0];
  1042. AHCICmdHdr *cmd = get_cmd_header(s, port, slot);
  1043. uint16_t opts = le16_to_cpu(cmd->opts);
  1044. if (cmd_fis[1] & 0x0F) {
  1045. trace_handle_reg_h2d_fis_pmp(s, port, cmd_fis[1],
  1046. cmd_fis[2], cmd_fis[3]);
  1047. return;
  1048. }
  1049. if (cmd_fis[1] & 0x70) {
  1050. trace_handle_reg_h2d_fis_res(s, port, cmd_fis[1],
  1051. cmd_fis[2], cmd_fis[3]);
  1052. return;
  1053. }
  1054. if (!(cmd_fis[1] & SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER)) {
  1055. switch (s->dev[port].port_state) {
  1056. case STATE_RUN:
  1057. if (cmd_fis[15] & ATA_SRST) {
  1058. s->dev[port].port_state = STATE_RESET;
  1059. }
  1060. break;
  1061. case STATE_RESET:
  1062. if (!(cmd_fis[15] & ATA_SRST)) {
  1063. ahci_reset_port(s, port);
  1064. }
  1065. break;
  1066. }
  1067. return;
  1068. }
  1069. /* Check for NCQ command */
  1070. if (is_ncq(cmd_fis[2])) {
  1071. process_ncq_command(s, port, cmd_fis, slot);
  1072. return;
  1073. }
  1074. /* Decompose the FIS:
  1075. * AHCI does not interpret FIS packets, it only forwards them.
  1076. * SATA 1.0 describes how to decode LBA28 and CHS FIS packets.
  1077. * Later specifications, e.g, SATA 3.2, describe LBA48 FIS packets.
  1078. *
  1079. * ATA4 describes sector number for LBA28/CHS commands.
  1080. * ATA6 describes sector number for LBA48 commands.
  1081. * ATA8 deprecates CHS fully, describing only LBA28/48.
  1082. *
  1083. * We dutifully convert the FIS into IDE registers, and allow the
  1084. * core layer to interpret them as needed. */
  1085. ide_state->feature = cmd_fis[3];
  1086. ide_state->sector = cmd_fis[4]; /* LBA 7:0 */
  1087. ide_state->lcyl = cmd_fis[5]; /* LBA 15:8 */
  1088. ide_state->hcyl = cmd_fis[6]; /* LBA 23:16 */
  1089. ide_state->select = cmd_fis[7]; /* LBA 27:24 (LBA28) */
  1090. ide_state->hob_sector = cmd_fis[8]; /* LBA 31:24 */
  1091. ide_state->hob_lcyl = cmd_fis[9]; /* LBA 39:32 */
  1092. ide_state->hob_hcyl = cmd_fis[10]; /* LBA 47:40 */
  1093. ide_state->hob_feature = cmd_fis[11];
  1094. ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]);
  1095. /* 14, 16, 17, 18, 19: Reserved (SATA 1.0) */
  1096. /* 15: Only valid when UPDATE_COMMAND not set. */
  1097. /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command
  1098. * table to ide_state->io_buffer */
  1099. if (opts & AHCI_CMD_ATAPI) {
  1100. memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10);
  1101. if (trace_event_get_state_backends(TRACE_HANDLE_REG_H2D_FIS_DUMP)) {
  1102. char *pretty_fis = ahci_pretty_buffer_fis(ide_state->io_buffer, 0x10);
  1103. trace_handle_reg_h2d_fis_dump(s, port, pretty_fis);
  1104. g_free(pretty_fis);
  1105. }
  1106. }
  1107. ide_state->error = 0;
  1108. s->dev[port].done_first_drq = false;
  1109. /* Reset transferred byte counter */
  1110. cmd->status = 0;
  1111. /* We're ready to process the command in FIS byte 2. */
  1112. ide_exec_cmd(&s->dev[port].port, cmd_fis[2]);
  1113. }
  1114. static int handle_cmd(AHCIState *s, int port, uint8_t slot)
  1115. {
  1116. IDEState *ide_state;
  1117. uint64_t tbl_addr;
  1118. AHCICmdHdr *cmd;
  1119. uint8_t *cmd_fis;
  1120. dma_addr_t cmd_len;
  1121. if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
  1122. /* Engine currently busy, try again later */
  1123. trace_handle_cmd_busy(s, port);
  1124. return -1;
  1125. }
  1126. if (!s->dev[port].lst) {
  1127. trace_handle_cmd_nolist(s, port);
  1128. return -1;
  1129. }
  1130. cmd = get_cmd_header(s, port, slot);
  1131. /* remember current slot handle for later */
  1132. s->dev[port].cur_cmd = cmd;
  1133. /* The device we are working for */
  1134. ide_state = &s->dev[port].port.ifs[0];
  1135. if (!ide_state->blk) {
  1136. trace_handle_cmd_badport(s, port);
  1137. return -1;
  1138. }
  1139. tbl_addr = le64_to_cpu(cmd->tbl_addr);
  1140. cmd_len = 0x80;
  1141. cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len,
  1142. DMA_DIRECTION_FROM_DEVICE);
  1143. if (!cmd_fis) {
  1144. trace_handle_cmd_badfis(s, port);
  1145. return -1;
  1146. } else if (cmd_len != 0x80) {
  1147. ahci_trigger_irq(s, &s->dev[port], AHCI_PORT_IRQ_BIT_HBFS);
  1148. trace_handle_cmd_badmap(s, port, cmd_len);
  1149. goto out;
  1150. }
  1151. if (trace_event_get_state_backends(TRACE_HANDLE_CMD_FIS_DUMP)) {
  1152. char *pretty_fis = ahci_pretty_buffer_fis(cmd_fis, 0x80);
  1153. trace_handle_cmd_fis_dump(s, port, pretty_fis);
  1154. g_free(pretty_fis);
  1155. }
  1156. switch (cmd_fis[0]) {
  1157. case SATA_FIS_TYPE_REGISTER_H2D:
  1158. handle_reg_h2d_fis(s, port, slot, cmd_fis);
  1159. break;
  1160. default:
  1161. trace_handle_cmd_unhandled_fis(s, port,
  1162. cmd_fis[0], cmd_fis[1], cmd_fis[2]);
  1163. break;
  1164. }
  1165. out:
  1166. dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_FROM_DEVICE,
  1167. cmd_len);
  1168. if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
  1169. /* async command, complete later */
  1170. s->dev[port].busy_slot = slot;
  1171. return -1;
  1172. }
  1173. /* done handling the command */
  1174. return 0;
  1175. }
  1176. /* Transfer PIO data between RAM and device */
  1177. static void ahci_pio_transfer(const IDEDMA *dma)
  1178. {
  1179. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1180. IDEState *s = &ad->port.ifs[0];
  1181. uint32_t size = (uint32_t)(s->data_end - s->data_ptr);
  1182. /* write == ram -> device */
  1183. uint16_t opts = le16_to_cpu(ad->cur_cmd->opts);
  1184. int is_write = opts & AHCI_CMD_WRITE;
  1185. int is_atapi = opts & AHCI_CMD_ATAPI;
  1186. int has_sglist = 0;
  1187. bool pio_fis_i;
  1188. /* The PIO Setup FIS is received prior to transfer, but the interrupt
  1189. * is only triggered after data is received.
  1190. *
  1191. * The device only sets the 'I' bit in the PIO Setup FIS for device->host
  1192. * requests (see "DPIOI1" in the SATA spec), or for host->device DRQs after
  1193. * the first (see "DPIOO1"). The latter is consistent with the spec's
  1194. * description of the PACKET protocol, where the command part of ATAPI requests
  1195. * ("DPKT0") has the 'I' bit clear, while the data part of PIO ATAPI requests
  1196. * ("DPKT4a" and "DPKT7") has the 'I' bit set for both directions for all DRQs.
  1197. */
  1198. pio_fis_i = ad->done_first_drq || (!is_atapi && !is_write);
  1199. ahci_write_fis_pio(ad, size, pio_fis_i);
  1200. if (is_atapi && !ad->done_first_drq) {
  1201. /* already prepopulated iobuffer */
  1202. goto out;
  1203. }
  1204. if (ahci_dma_prepare_buf(dma, size)) {
  1205. has_sglist = 1;
  1206. }
  1207. trace_ahci_pio_transfer(ad->hba, ad->port_no, is_write ? "writ" : "read",
  1208. size, is_atapi ? "atapi" : "ata",
  1209. has_sglist ? "" : "o");
  1210. if (has_sglist && size) {
  1211. if (is_write) {
  1212. dma_buf_write(s->data_ptr, size, &s->sg);
  1213. } else {
  1214. dma_buf_read(s->data_ptr, size, &s->sg);
  1215. }
  1216. }
  1217. /* Update number of transferred bytes, destroy sglist */
  1218. dma_buf_commit(s, size);
  1219. out:
  1220. /* declare that we processed everything */
  1221. s->data_ptr = s->data_end;
  1222. ad->done_first_drq = true;
  1223. if (pio_fis_i) {
  1224. ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_PSS);
  1225. }
  1226. }
  1227. static void ahci_start_dma(const IDEDMA *dma, IDEState *s,
  1228. BlockCompletionFunc *dma_cb)
  1229. {
  1230. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1231. trace_ahci_start_dma(ad->hba, ad->port_no);
  1232. s->io_buffer_offset = 0;
  1233. dma_cb(s, 0);
  1234. }
  1235. static void ahci_restart_dma(const IDEDMA *dma)
  1236. {
  1237. /* Nothing to do, ahci_start_dma already resets s->io_buffer_offset. */
  1238. }
  1239. /**
  1240. * IDE/PIO restarts are handled by the core layer, but NCQ commands
  1241. * need an extra kick from the AHCI HBA.
  1242. */
  1243. static void ahci_restart(const IDEDMA *dma)
  1244. {
  1245. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1246. int i;
  1247. for (i = 0; i < AHCI_MAX_CMDS; i++) {
  1248. NCQTransferState *ncq_tfs = &ad->ncq_tfs[i];
  1249. if (ncq_tfs->halt) {
  1250. execute_ncq_command(ncq_tfs);
  1251. }
  1252. }
  1253. }
  1254. /**
  1255. * Called in DMA and PIO R/W chains to read the PRDT.
  1256. * Not shared with NCQ pathways.
  1257. */
  1258. static int32_t ahci_dma_prepare_buf(const IDEDMA *dma, int32_t limit)
  1259. {
  1260. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1261. IDEState *s = &ad->port.ifs[0];
  1262. if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd,
  1263. limit, s->io_buffer_offset) == -1) {
  1264. trace_ahci_dma_prepare_buf_fail(ad->hba, ad->port_no);
  1265. return -1;
  1266. }
  1267. s->io_buffer_size = s->sg.size;
  1268. trace_ahci_dma_prepare_buf(ad->hba, ad->port_no, limit, s->io_buffer_size);
  1269. return s->io_buffer_size;
  1270. }
  1271. /**
  1272. * Updates the command header with a bytes-read value.
  1273. * Called via dma_buf_commit, for both DMA and PIO paths.
  1274. * sglist destruction is handled within dma_buf_commit.
  1275. */
  1276. static void ahci_commit_buf(const IDEDMA *dma, uint32_t tx_bytes)
  1277. {
  1278. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1279. tx_bytes += le32_to_cpu(ad->cur_cmd->status);
  1280. ad->cur_cmd->status = cpu_to_le32(tx_bytes);
  1281. }
  1282. static int ahci_dma_rw_buf(const IDEDMA *dma, bool is_write)
  1283. {
  1284. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1285. IDEState *s = &ad->port.ifs[0];
  1286. uint8_t *p = s->io_buffer + s->io_buffer_index;
  1287. int l = s->io_buffer_size - s->io_buffer_index;
  1288. if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd, l, s->io_buffer_offset)) {
  1289. return 0;
  1290. }
  1291. if (is_write) {
  1292. dma_buf_read(p, l, &s->sg);
  1293. } else {
  1294. dma_buf_write(p, l, &s->sg);
  1295. }
  1296. /* free sglist, update byte count */
  1297. dma_buf_commit(s, l);
  1298. s->io_buffer_index += l;
  1299. trace_ahci_dma_rw_buf(ad->hba, ad->port_no, l);
  1300. return 1;
  1301. }
  1302. static void ahci_cmd_done(const IDEDMA *dma)
  1303. {
  1304. AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
  1305. trace_ahci_cmd_done(ad->hba, ad->port_no);
  1306. /* no longer busy */
  1307. if (ad->busy_slot != -1) {
  1308. ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot);
  1309. ad->busy_slot = -1;
  1310. }
  1311. /* update d2h status */
  1312. ahci_write_fis_d2h(ad);
  1313. if (ad->port_regs.cmd_issue && !ad->check_bh) {
  1314. ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad);
  1315. qemu_bh_schedule(ad->check_bh);
  1316. }
  1317. }
  1318. static void ahci_irq_set(void *opaque, int n, int level)
  1319. {
  1320. qemu_log_mask(LOG_UNIMP, "ahci: IRQ#%d level:%d\n", n, level);
  1321. }
  1322. static const IDEDMAOps ahci_dma_ops = {
  1323. .start_dma = ahci_start_dma,
  1324. .restart = ahci_restart,
  1325. .restart_dma = ahci_restart_dma,
  1326. .pio_transfer = ahci_pio_transfer,
  1327. .prepare_buf = ahci_dma_prepare_buf,
  1328. .commit_buf = ahci_commit_buf,
  1329. .rw_buf = ahci_dma_rw_buf,
  1330. .cmd_done = ahci_cmd_done,
  1331. };
  1332. void ahci_init(AHCIState *s, DeviceState *qdev)
  1333. {
  1334. s->container = qdev;
  1335. /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */
  1336. memory_region_init_io(&s->mem, OBJECT(qdev), &ahci_mem_ops, s,
  1337. "ahci", AHCI_MEM_BAR_SIZE);
  1338. memory_region_init_io(&s->idp, OBJECT(qdev), &ahci_idp_ops, s,
  1339. "ahci-idp", 32);
  1340. }
  1341. void ahci_realize(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports)
  1342. {
  1343. qemu_irq *irqs;
  1344. int i;
  1345. s->as = as;
  1346. s->ports = ports;
  1347. s->dev = g_new0(AHCIDevice, ports);
  1348. ahci_reg_init(s);
  1349. irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports);
  1350. for (i = 0; i < s->ports; i++) {
  1351. AHCIDevice *ad = &s->dev[i];
  1352. ide_bus_new(&ad->port, sizeof(ad->port), qdev, i, 1);
  1353. ide_init2(&ad->port, irqs[i]);
  1354. ad->hba = s;
  1355. ad->port_no = i;
  1356. ad->port.dma = &ad->dma;
  1357. ad->port.dma->ops = &ahci_dma_ops;
  1358. ide_register_restart_cb(&ad->port);
  1359. }
  1360. g_free(irqs);
  1361. }
  1362. void ahci_uninit(AHCIState *s)
  1363. {
  1364. int i, j;
  1365. for (i = 0; i < s->ports; i++) {
  1366. AHCIDevice *ad = &s->dev[i];
  1367. for (j = 0; j < 2; j++) {
  1368. IDEState *s = &ad->port.ifs[j];
  1369. ide_exit(s);
  1370. }
  1371. object_unparent(OBJECT(&ad->port));
  1372. }
  1373. g_free(s->dev);
  1374. }
  1375. void ahci_reset(AHCIState *s)
  1376. {
  1377. AHCIPortRegs *pr;
  1378. int i;
  1379. trace_ahci_reset(s);
  1380. s->control_regs.irqstatus = 0;
  1381. /* AHCI Enable (AE)
  1382. * The implementation of this bit is dependent upon the value of the
  1383. * CAP.SAM bit. If CAP.SAM is '0', then GHC.AE shall be read-write and
  1384. * shall have a reset value of '0'. If CAP.SAM is '1', then AE shall be
  1385. * read-only and shall have a reset value of '1'.
  1386. *
  1387. * We set HOST_CAP_AHCI so we must enable AHCI at reset.
  1388. */
  1389. s->control_regs.ghc = HOST_CTL_AHCI_EN;
  1390. for (i = 0; i < s->ports; i++) {
  1391. pr = &s->dev[i].port_regs;
  1392. pr->irq_stat = 0;
  1393. pr->irq_mask = 0;
  1394. pr->scr_ctl = 0;
  1395. pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON;
  1396. ahci_reset_port(s, i);
  1397. }
  1398. }
  1399. static const VMStateDescription vmstate_ncq_tfs = {
  1400. .name = "ncq state",
  1401. .version_id = 1,
  1402. .fields = (VMStateField[]) {
  1403. VMSTATE_UINT32(sector_count, NCQTransferState),
  1404. VMSTATE_UINT64(lba, NCQTransferState),
  1405. VMSTATE_UINT8(tag, NCQTransferState),
  1406. VMSTATE_UINT8(cmd, NCQTransferState),
  1407. VMSTATE_UINT8(slot, NCQTransferState),
  1408. VMSTATE_BOOL(used, NCQTransferState),
  1409. VMSTATE_BOOL(halt, NCQTransferState),
  1410. VMSTATE_END_OF_LIST()
  1411. },
  1412. };
  1413. static const VMStateDescription vmstate_ahci_device = {
  1414. .name = "ahci port",
  1415. .version_id = 1,
  1416. .fields = (VMStateField[]) {
  1417. VMSTATE_IDE_BUS(port, AHCIDevice),
  1418. VMSTATE_IDE_DRIVE(port.ifs[0], AHCIDevice),
  1419. VMSTATE_UINT32(port_state, AHCIDevice),
  1420. VMSTATE_UINT32(finished, AHCIDevice),
  1421. VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice),
  1422. VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice),
  1423. VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice),
  1424. VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice),
  1425. VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice),
  1426. VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice),
  1427. VMSTATE_UINT32(port_regs.cmd, AHCIDevice),
  1428. VMSTATE_UINT32(port_regs.tfdata, AHCIDevice),
  1429. VMSTATE_UINT32(port_regs.sig, AHCIDevice),
  1430. VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice),
  1431. VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice),
  1432. VMSTATE_UINT32(port_regs.scr_err, AHCIDevice),
  1433. VMSTATE_UINT32(port_regs.scr_act, AHCIDevice),
  1434. VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice),
  1435. VMSTATE_BOOL(done_first_drq, AHCIDevice),
  1436. VMSTATE_INT32(busy_slot, AHCIDevice),
  1437. VMSTATE_BOOL(init_d2h_sent, AHCIDevice),
  1438. VMSTATE_STRUCT_ARRAY(ncq_tfs, AHCIDevice, AHCI_MAX_CMDS,
  1439. 1, vmstate_ncq_tfs, NCQTransferState),
  1440. VMSTATE_END_OF_LIST()
  1441. },
  1442. };
  1443. static int ahci_state_post_load(void *opaque, int version_id)
  1444. {
  1445. int i, j;
  1446. struct AHCIDevice *ad;
  1447. NCQTransferState *ncq_tfs;
  1448. AHCIPortRegs *pr;
  1449. AHCIState *s = opaque;
  1450. for (i = 0; i < s->ports; i++) {
  1451. ad = &s->dev[i];
  1452. pr = &ad->port_regs;
  1453. if (!(pr->cmd & PORT_CMD_START) && (pr->cmd & PORT_CMD_LIST_ON)) {
  1454. error_report("AHCI: DMA engine should be off, but status bit "
  1455. "indicates it is still running.");
  1456. return -1;
  1457. }
  1458. if (!(pr->cmd & PORT_CMD_FIS_RX) && (pr->cmd & PORT_CMD_FIS_ON)) {
  1459. error_report("AHCI: FIS RX engine should be off, but status bit "
  1460. "indicates it is still running.");
  1461. return -1;
  1462. }
  1463. /* After a migrate, the DMA/FIS engines are "off" and
  1464. * need to be conditionally restarted */
  1465. pr->cmd &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON);
  1466. if (ahci_cond_start_engines(ad) != 0) {
  1467. return -1;
  1468. }
  1469. for (j = 0; j < AHCI_MAX_CMDS; j++) {
  1470. ncq_tfs = &ad->ncq_tfs[j];
  1471. ncq_tfs->drive = ad;
  1472. if (ncq_tfs->used != ncq_tfs->halt) {
  1473. return -1;
  1474. }
  1475. if (!ncq_tfs->halt) {
  1476. continue;
  1477. }
  1478. if (!is_ncq(ncq_tfs->cmd)) {
  1479. return -1;
  1480. }
  1481. if (ncq_tfs->slot != ncq_tfs->tag) {
  1482. return -1;
  1483. }
  1484. /* If ncq_tfs->halt is justly set, the engine should be engaged,
  1485. * and the command list buffer should be mapped. */
  1486. ncq_tfs->cmdh = get_cmd_header(s, i, ncq_tfs->slot);
  1487. if (!ncq_tfs->cmdh) {
  1488. return -1;
  1489. }
  1490. ahci_populate_sglist(ncq_tfs->drive, &ncq_tfs->sglist,
  1491. ncq_tfs->cmdh,
  1492. ncq_tfs->sector_count * BDRV_SECTOR_SIZE,
  1493. 0);
  1494. if (ncq_tfs->sector_count != ncq_tfs->sglist.size >> 9) {
  1495. return -1;
  1496. }
  1497. }
  1498. /*
  1499. * If an error is present, ad->busy_slot will be valid and not -1.
  1500. * In this case, an operation is waiting to resume and will re-check
  1501. * for additional AHCI commands to execute upon completion.
  1502. *
  1503. * In the case where no error was present, busy_slot will be -1,
  1504. * and we should check to see if there are additional commands waiting.
  1505. */
  1506. if (ad->busy_slot == -1) {
  1507. check_cmd(s, i);
  1508. } else {
  1509. /* We are in the middle of a command, and may need to access
  1510. * the command header in guest memory again. */
  1511. if (ad->busy_slot < 0 || ad->busy_slot >= AHCI_MAX_CMDS) {
  1512. return -1;
  1513. }
  1514. ad->cur_cmd = get_cmd_header(s, i, ad->busy_slot);
  1515. }
  1516. }
  1517. return 0;
  1518. }
  1519. const VMStateDescription vmstate_ahci = {
  1520. .name = "ahci",
  1521. .version_id = 1,
  1522. .post_load = ahci_state_post_load,
  1523. .fields = (VMStateField[]) {
  1524. VMSTATE_STRUCT_VARRAY_POINTER_INT32(dev, AHCIState, ports,
  1525. vmstate_ahci_device, AHCIDevice),
  1526. VMSTATE_UINT32(control_regs.cap, AHCIState),
  1527. VMSTATE_UINT32(control_regs.ghc, AHCIState),
  1528. VMSTATE_UINT32(control_regs.irqstatus, AHCIState),
  1529. VMSTATE_UINT32(control_regs.impl, AHCIState),
  1530. VMSTATE_UINT32(control_regs.version, AHCIState),
  1531. VMSTATE_UINT32(idp_index, AHCIState),
  1532. VMSTATE_INT32_EQUAL(ports, AHCIState, NULL),
  1533. VMSTATE_END_OF_LIST()
  1534. },
  1535. };
  1536. static const VMStateDescription vmstate_sysbus_ahci = {
  1537. .name = "sysbus-ahci",
  1538. .fields = (VMStateField[]) {
  1539. VMSTATE_AHCI(ahci, SysbusAHCIState),
  1540. VMSTATE_END_OF_LIST()
  1541. },
  1542. };
  1543. static void sysbus_ahci_reset(DeviceState *dev)
  1544. {
  1545. SysbusAHCIState *s = SYSBUS_AHCI(dev);
  1546. ahci_reset(&s->ahci);
  1547. }
  1548. static void sysbus_ahci_init(Object *obj)
  1549. {
  1550. SysbusAHCIState *s = SYSBUS_AHCI(obj);
  1551. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  1552. ahci_init(&s->ahci, DEVICE(obj));
  1553. sysbus_init_mmio(sbd, &s->ahci.mem);
  1554. sysbus_init_irq(sbd, &s->ahci.irq);
  1555. }
  1556. static void sysbus_ahci_realize(DeviceState *dev, Error **errp)
  1557. {
  1558. SysbusAHCIState *s = SYSBUS_AHCI(dev);
  1559. ahci_realize(&s->ahci, dev, &address_space_memory, s->num_ports);
  1560. }
  1561. static Property sysbus_ahci_properties[] = {
  1562. DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, num_ports, 1),
  1563. DEFINE_PROP_END_OF_LIST(),
  1564. };
  1565. static void sysbus_ahci_class_init(ObjectClass *klass, void *data)
  1566. {
  1567. DeviceClass *dc = DEVICE_CLASS(klass);
  1568. dc->realize = sysbus_ahci_realize;
  1569. dc->vmsd = &vmstate_sysbus_ahci;
  1570. device_class_set_props(dc, sysbus_ahci_properties);
  1571. dc->reset = sysbus_ahci_reset;
  1572. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1573. }
  1574. static const TypeInfo sysbus_ahci_info = {
  1575. .name = TYPE_SYSBUS_AHCI,
  1576. .parent = TYPE_SYS_BUS_DEVICE,
  1577. .instance_size = sizeof(SysbusAHCIState),
  1578. .instance_init = sysbus_ahci_init,
  1579. .class_init = sysbus_ahci_class_init,
  1580. };
  1581. static void sysbus_ahci_register_types(void)
  1582. {
  1583. type_register_static(&sysbus_ahci_info);
  1584. }
  1585. type_init(sysbus_ahci_register_types)
  1586. int32_t ahci_get_num_ports(PCIDevice *dev)
  1587. {
  1588. AHCIPCIState *d = ICH9_AHCI(dev);
  1589. AHCIState *ahci = &d->ahci;
  1590. return ahci->ports;
  1591. }
  1592. void ahci_ide_create_devs(PCIDevice *dev, DriveInfo **hd)
  1593. {
  1594. AHCIPCIState *d = ICH9_AHCI(dev);
  1595. AHCIState *ahci = &d->ahci;
  1596. int i;
  1597. for (i = 0; i < ahci->ports; i++) {
  1598. if (hd[i] == NULL) {
  1599. continue;
  1600. }
  1601. ide_create_drive(&ahci->dev[i].port, 0, hd[i]);
  1602. }
  1603. }