ppc4xx_i2c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * PPC4xx I2C controller emulation
  3. *
  4. * Copyright (c) 2007 Jocelyn Mayer
  5. * Copyright (c) 2012 François Revol
  6. * Copyright (c) 2016-2018 BALATON Zoltan
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "qemu/log.h"
  28. #include "qemu/module.h"
  29. #include "hw/i2c/ppc4xx_i2c.h"
  30. #include "hw/irq.h"
  31. #define PPC4xx_I2C_MEM_SIZE 18
  32. enum {
  33. IIC_MDBUF = 0,
  34. /* IIC_SDBUF = 2, */
  35. IIC_LMADR = 4,
  36. IIC_HMADR,
  37. IIC_CNTL,
  38. IIC_MDCNTL,
  39. IIC_STS,
  40. IIC_EXTSTS,
  41. IIC_LSADR,
  42. IIC_HSADR,
  43. IIC_CLKDIV,
  44. IIC_INTRMSK,
  45. IIC_XFRCNT,
  46. IIC_XTCNTLSS,
  47. IIC_DIRECTCNTL
  48. /* IIC_INTR */
  49. };
  50. #define IIC_CNTL_PT (1 << 0)
  51. #define IIC_CNTL_READ (1 << 1)
  52. #define IIC_CNTL_CHT (1 << 2)
  53. #define IIC_CNTL_RPST (1 << 3)
  54. #define IIC_CNTL_AMD (1 << 6)
  55. #define IIC_CNTL_HMT (1 << 7)
  56. #define IIC_MDCNTL_EINT (1 << 2)
  57. #define IIC_MDCNTL_ESM (1 << 3)
  58. #define IIC_MDCNTL_FMDB (1 << 6)
  59. #define IIC_STS_PT (1 << 0)
  60. #define IIC_STS_IRQA (1 << 1)
  61. #define IIC_STS_ERR (1 << 2)
  62. #define IIC_STS_MDBF (1 << 4)
  63. #define IIC_STS_MDBS (1 << 5)
  64. #define IIC_EXTSTS_XFRA (1 << 0)
  65. #define IIC_EXTSTS_BCS_FREE (4 << 4)
  66. #define IIC_EXTSTS_BCS_BUSY (5 << 4)
  67. #define IIC_INTRMSK_EIMTC (1 << 0)
  68. #define IIC_INTRMSK_EITA (1 << 1)
  69. #define IIC_INTRMSK_EIIC (1 << 2)
  70. #define IIC_INTRMSK_EIHE (1 << 3)
  71. #define IIC_XTCNTLSS_SRST (1 << 0)
  72. #define IIC_DIRECTCNTL_SDAC (1 << 3)
  73. #define IIC_DIRECTCNTL_SCLC (1 << 2)
  74. #define IIC_DIRECTCNTL_MSDA (1 << 1)
  75. #define IIC_DIRECTCNTL_MSCL (1 << 0)
  76. static void ppc4xx_i2c_reset(DeviceState *s)
  77. {
  78. PPC4xxI2CState *i2c = PPC4xx_I2C(s);
  79. i2c->mdidx = -1;
  80. memset(i2c->mdata, 0, ARRAY_SIZE(i2c->mdata));
  81. /* [hl][ms]addr are not affected by reset */
  82. i2c->cntl = 0;
  83. i2c->mdcntl = 0;
  84. i2c->sts = 0;
  85. i2c->extsts = IIC_EXTSTS_BCS_FREE;
  86. i2c->clkdiv = 0;
  87. i2c->intrmsk = 0;
  88. i2c->xfrcnt = 0;
  89. i2c->xtcntlss = 0;
  90. i2c->directcntl = 0xf; /* all non-reserved bits set */
  91. }
  92. static uint64_t ppc4xx_i2c_readb(void *opaque, hwaddr addr, unsigned int size)
  93. {
  94. PPC4xxI2CState *i2c = PPC4xx_I2C(opaque);
  95. uint64_t ret;
  96. int i;
  97. switch (addr) {
  98. case IIC_MDBUF:
  99. if (i2c->mdidx < 0) {
  100. ret = 0xff;
  101. break;
  102. }
  103. ret = i2c->mdata[0];
  104. if (i2c->mdidx == 3) {
  105. i2c->sts &= ~IIC_STS_MDBF;
  106. } else if (i2c->mdidx == 0) {
  107. i2c->sts &= ~IIC_STS_MDBS;
  108. }
  109. for (i = 0; i < i2c->mdidx; i++) {
  110. i2c->mdata[i] = i2c->mdata[i + 1];
  111. }
  112. if (i2c->mdidx >= 0) {
  113. i2c->mdidx--;
  114. }
  115. break;
  116. case IIC_LMADR:
  117. ret = i2c->lmadr;
  118. break;
  119. case IIC_HMADR:
  120. ret = i2c->hmadr;
  121. break;
  122. case IIC_CNTL:
  123. ret = i2c->cntl;
  124. break;
  125. case IIC_MDCNTL:
  126. ret = i2c->mdcntl;
  127. break;
  128. case IIC_STS:
  129. ret = i2c->sts;
  130. break;
  131. case IIC_EXTSTS:
  132. ret = i2c_bus_busy(i2c->bus) ?
  133. IIC_EXTSTS_BCS_BUSY : IIC_EXTSTS_BCS_FREE;
  134. break;
  135. case IIC_LSADR:
  136. ret = i2c->lsadr;
  137. break;
  138. case IIC_HSADR:
  139. ret = i2c->hsadr;
  140. break;
  141. case IIC_CLKDIV:
  142. ret = i2c->clkdiv;
  143. break;
  144. case IIC_INTRMSK:
  145. ret = i2c->intrmsk;
  146. break;
  147. case IIC_XFRCNT:
  148. ret = i2c->xfrcnt;
  149. break;
  150. case IIC_XTCNTLSS:
  151. ret = i2c->xtcntlss;
  152. break;
  153. case IIC_DIRECTCNTL:
  154. ret = i2c->directcntl;
  155. break;
  156. default:
  157. if (addr < PPC4xx_I2C_MEM_SIZE) {
  158. qemu_log_mask(LOG_UNIMP, "%s: Unimplemented register 0x%"
  159. HWADDR_PRIx "\n", __func__, addr);
  160. } else {
  161. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address 0x%"
  162. HWADDR_PRIx "\n", __func__, addr);
  163. }
  164. ret = 0;
  165. break;
  166. }
  167. return ret;
  168. }
  169. static void ppc4xx_i2c_writeb(void *opaque, hwaddr addr, uint64_t value,
  170. unsigned int size)
  171. {
  172. PPC4xxI2CState *i2c = opaque;
  173. switch (addr) {
  174. case IIC_MDBUF:
  175. if (i2c->mdidx >= 3) {
  176. break;
  177. }
  178. i2c->mdata[++i2c->mdidx] = value;
  179. if (i2c->mdidx == 3) {
  180. i2c->sts |= IIC_STS_MDBF;
  181. } else if (i2c->mdidx == 0) {
  182. i2c->sts |= IIC_STS_MDBS;
  183. }
  184. break;
  185. case IIC_LMADR:
  186. i2c->lmadr = value;
  187. break;
  188. case IIC_HMADR:
  189. i2c->hmadr = value;
  190. break;
  191. case IIC_CNTL:
  192. i2c->cntl = value & ~IIC_CNTL_PT;
  193. if (value & IIC_CNTL_AMD) {
  194. qemu_log_mask(LOG_UNIMP, "%s: only 7 bit addresses supported\n",
  195. __func__);
  196. }
  197. if (value & IIC_CNTL_HMT && i2c_bus_busy(i2c->bus)) {
  198. i2c_end_transfer(i2c->bus);
  199. if (i2c->mdcntl & IIC_MDCNTL_EINT &&
  200. i2c->intrmsk & IIC_INTRMSK_EIHE) {
  201. i2c->sts |= IIC_STS_IRQA;
  202. qemu_irq_raise(i2c->irq);
  203. }
  204. } else if (value & IIC_CNTL_PT) {
  205. int recv = (value & IIC_CNTL_READ) >> 1;
  206. int tct = value >> 4 & 3;
  207. int i;
  208. if (recv && (i2c->lmadr >> 1) >= 0x50 && (i2c->lmadr >> 1) < 0x58) {
  209. /* smbus emulation does not like multi byte reads w/o restart */
  210. value |= IIC_CNTL_RPST;
  211. }
  212. for (i = 0; i <= tct; i++) {
  213. if (!i2c_bus_busy(i2c->bus)) {
  214. i2c->extsts = IIC_EXTSTS_BCS_FREE;
  215. if (i2c_start_transfer(i2c->bus, i2c->lmadr >> 1, recv)) {
  216. i2c->sts |= IIC_STS_ERR;
  217. i2c->extsts |= IIC_EXTSTS_XFRA;
  218. break;
  219. } else {
  220. i2c->sts &= ~IIC_STS_ERR;
  221. }
  222. }
  223. if (!(i2c->sts & IIC_STS_ERR) &&
  224. i2c_send_recv(i2c->bus, &i2c->mdata[i], !recv)) {
  225. i2c->sts |= IIC_STS_ERR;
  226. i2c->extsts |= IIC_EXTSTS_XFRA;
  227. break;
  228. }
  229. if (value & IIC_CNTL_RPST || !(value & IIC_CNTL_CHT)) {
  230. i2c_end_transfer(i2c->bus);
  231. }
  232. }
  233. i2c->xfrcnt = i;
  234. i2c->mdidx = i - 1;
  235. if (recv && i2c->mdidx >= 0) {
  236. i2c->sts |= IIC_STS_MDBS;
  237. }
  238. if (recv && i2c->mdidx == 3) {
  239. i2c->sts |= IIC_STS_MDBF;
  240. }
  241. if (i && i2c->mdcntl & IIC_MDCNTL_EINT &&
  242. i2c->intrmsk & IIC_INTRMSK_EIMTC) {
  243. i2c->sts |= IIC_STS_IRQA;
  244. qemu_irq_raise(i2c->irq);
  245. }
  246. }
  247. break;
  248. case IIC_MDCNTL:
  249. i2c->mdcntl = value & 0x3d;
  250. if (value & IIC_MDCNTL_ESM) {
  251. qemu_log_mask(LOG_UNIMP, "%s: slave mode not implemented\n",
  252. __func__);
  253. }
  254. if (value & IIC_MDCNTL_FMDB) {
  255. i2c->mdidx = -1;
  256. memset(i2c->mdata, 0, ARRAY_SIZE(i2c->mdata));
  257. i2c->sts &= ~(IIC_STS_MDBF | IIC_STS_MDBS);
  258. }
  259. break;
  260. case IIC_STS:
  261. i2c->sts &= ~(value & 0x0a);
  262. if (value & IIC_STS_IRQA && i2c->mdcntl & IIC_MDCNTL_EINT) {
  263. qemu_irq_lower(i2c->irq);
  264. }
  265. break;
  266. case IIC_EXTSTS:
  267. i2c->extsts &= ~(value & 0x8f);
  268. break;
  269. case IIC_LSADR:
  270. i2c->lsadr = value;
  271. break;
  272. case IIC_HSADR:
  273. i2c->hsadr = value;
  274. break;
  275. case IIC_CLKDIV:
  276. i2c->clkdiv = value;
  277. break;
  278. case IIC_INTRMSK:
  279. i2c->intrmsk = value;
  280. break;
  281. case IIC_XFRCNT:
  282. i2c->xfrcnt = value & 0x77;
  283. break;
  284. case IIC_XTCNTLSS:
  285. i2c->xtcntlss &= ~(value & 0xf0);
  286. if (value & IIC_XTCNTLSS_SRST) {
  287. /* Is it actually a full reset? U-Boot sets some regs before */
  288. ppc4xx_i2c_reset(DEVICE(i2c));
  289. break;
  290. }
  291. break;
  292. case IIC_DIRECTCNTL:
  293. i2c->directcntl = value & (IIC_DIRECTCNTL_SDAC & IIC_DIRECTCNTL_SCLC);
  294. i2c->directcntl |= (value & IIC_DIRECTCNTL_SCLC ? 1 : 0);
  295. bitbang_i2c_set(&i2c->bitbang, BITBANG_I2C_SCL,
  296. i2c->directcntl & IIC_DIRECTCNTL_MSCL);
  297. i2c->directcntl |= bitbang_i2c_set(&i2c->bitbang, BITBANG_I2C_SDA,
  298. (value & IIC_DIRECTCNTL_SDAC) != 0) << 1;
  299. break;
  300. default:
  301. if (addr < PPC4xx_I2C_MEM_SIZE) {
  302. qemu_log_mask(LOG_UNIMP, "%s: Unimplemented register 0x%"
  303. HWADDR_PRIx "\n", __func__, addr);
  304. } else {
  305. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address 0x%"
  306. HWADDR_PRIx "\n", __func__, addr);
  307. }
  308. break;
  309. }
  310. }
  311. static const MemoryRegionOps ppc4xx_i2c_ops = {
  312. .read = ppc4xx_i2c_readb,
  313. .write = ppc4xx_i2c_writeb,
  314. .valid.min_access_size = 1,
  315. .valid.max_access_size = 4,
  316. .impl.min_access_size = 1,
  317. .impl.max_access_size = 1,
  318. .endianness = DEVICE_NATIVE_ENDIAN,
  319. };
  320. static void ppc4xx_i2c_init(Object *o)
  321. {
  322. PPC4xxI2CState *s = PPC4xx_I2C(o);
  323. memory_region_init_io(&s->iomem, OBJECT(s), &ppc4xx_i2c_ops, s,
  324. TYPE_PPC4xx_I2C, PPC4xx_I2C_MEM_SIZE);
  325. sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem);
  326. sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq);
  327. s->bus = i2c_init_bus(DEVICE(s), "i2c");
  328. bitbang_i2c_init(&s->bitbang, s->bus);
  329. }
  330. static void ppc4xx_i2c_class_init(ObjectClass *klass, void *data)
  331. {
  332. DeviceClass *dc = DEVICE_CLASS(klass);
  333. dc->reset = ppc4xx_i2c_reset;
  334. }
  335. static const TypeInfo ppc4xx_i2c_type_info = {
  336. .name = TYPE_PPC4xx_I2C,
  337. .parent = TYPE_SYS_BUS_DEVICE,
  338. .instance_size = sizeof(PPC4xxI2CState),
  339. .instance_init = ppc4xx_i2c_init,
  340. .class_init = ppc4xx_i2c_class_init,
  341. };
  342. static void ppc4xx_i2c_register_types(void)
  343. {
  344. type_register_static(&ppc4xx_i2c_type_info);
  345. }
  346. type_init(ppc4xx_i2c_register_types)