aspeed_i2c.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972
  1. /*
  2. * ARM Aspeed I2C controller
  3. *
  4. * Copyright (C) 2016 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/sysbus.h"
  22. #include "migration/vmstate.h"
  23. #include "qemu/log.h"
  24. #include "qemu/module.h"
  25. #include "qemu/error-report.h"
  26. #include "qapi/error.h"
  27. #include "hw/i2c/aspeed_i2c.h"
  28. #include "hw/irq.h"
  29. #include "hw/qdev-properties.h"
  30. #include "trace.h"
  31. /* I2C Global Register */
  32. #define I2C_CTRL_STATUS 0x00 /* Device Interrupt Status */
  33. #define I2C_CTRL_ASSIGN 0x08 /* Device Interrupt Target
  34. Assignment */
  35. #define I2C_CTRL_GLOBAL 0x0C /* Global Control Register */
  36. #define I2C_CTRL_SRAM_EN BIT(0)
  37. /* I2C Device (Bus) Register */
  38. #define I2CD_FUN_CTRL_REG 0x00 /* I2CD Function Control */
  39. #define I2CD_POOL_PAGE_SEL(x) (((x) >> 20) & 0x7) /* AST2400 */
  40. #define I2CD_M_SDA_LOCK_EN (0x1 << 16)
  41. #define I2CD_MULTI_MASTER_DIS (0x1 << 15)
  42. #define I2CD_M_SCL_DRIVE_EN (0x1 << 14)
  43. #define I2CD_MSB_STS (0x1 << 9)
  44. #define I2CD_SDA_DRIVE_1T_EN (0x1 << 8)
  45. #define I2CD_M_SDA_DRIVE_1T_EN (0x1 << 7)
  46. #define I2CD_M_HIGH_SPEED_EN (0x1 << 6)
  47. #define I2CD_DEF_ADDR_EN (0x1 << 5)
  48. #define I2CD_DEF_ALERT_EN (0x1 << 4)
  49. #define I2CD_DEF_ARP_EN (0x1 << 3)
  50. #define I2CD_DEF_GCALL_EN (0x1 << 2)
  51. #define I2CD_SLAVE_EN (0x1 << 1)
  52. #define I2CD_MASTER_EN (0x1)
  53. #define I2CD_AC_TIMING_REG1 0x04 /* Clock and AC Timing Control #1 */
  54. #define I2CD_AC_TIMING_REG2 0x08 /* Clock and AC Timing Control #1 */
  55. #define I2CD_INTR_CTRL_REG 0x0c /* I2CD Interrupt Control */
  56. #define I2CD_INTR_STS_REG 0x10 /* I2CD Interrupt Status */
  57. #define I2CD_INTR_SLAVE_ADDR_MATCH (0x1 << 31) /* 0: addr1 1: addr2 */
  58. #define I2CD_INTR_SLAVE_ADDR_RX_PENDING (0x1 << 30)
  59. /* bits[19-16] Reserved */
  60. /* All bits below are cleared by writing 1 */
  61. #define I2CD_INTR_SLAVE_INACTIVE_TIMEOUT (0x1 << 15)
  62. #define I2CD_INTR_SDA_DL_TIMEOUT (0x1 << 14)
  63. #define I2CD_INTR_BUS_RECOVER_DONE (0x1 << 13)
  64. #define I2CD_INTR_SMBUS_ALERT (0x1 << 12) /* Bus [0-3] only */
  65. #define I2CD_INTR_SMBUS_ARP_ADDR (0x1 << 11) /* Removed */
  66. #define I2CD_INTR_SMBUS_DEV_ALERT_ADDR (0x1 << 10) /* Removed */
  67. #define I2CD_INTR_SMBUS_DEF_ADDR (0x1 << 9) /* Removed */
  68. #define I2CD_INTR_GCALL_ADDR (0x1 << 8) /* Removed */
  69. #define I2CD_INTR_SLAVE_ADDR_RX_MATCH (0x1 << 7) /* use RX_DONE */
  70. #define I2CD_INTR_SCL_TIMEOUT (0x1 << 6)
  71. #define I2CD_INTR_ABNORMAL (0x1 << 5)
  72. #define I2CD_INTR_NORMAL_STOP (0x1 << 4)
  73. #define I2CD_INTR_ARBIT_LOSS (0x1 << 3)
  74. #define I2CD_INTR_RX_DONE (0x1 << 2)
  75. #define I2CD_INTR_TX_NAK (0x1 << 1)
  76. #define I2CD_INTR_TX_ACK (0x1 << 0)
  77. #define I2CD_CMD_REG 0x14 /* I2CD Command/Status */
  78. #define I2CD_SDA_OE (0x1 << 28)
  79. #define I2CD_SDA_O (0x1 << 27)
  80. #define I2CD_SCL_OE (0x1 << 26)
  81. #define I2CD_SCL_O (0x1 << 25)
  82. #define I2CD_TX_TIMING (0x1 << 24)
  83. #define I2CD_TX_STATUS (0x1 << 23)
  84. #define I2CD_TX_STATE_SHIFT 19 /* Tx State Machine */
  85. #define I2CD_TX_STATE_MASK 0xf
  86. #define I2CD_IDLE 0x0
  87. #define I2CD_MACTIVE 0x8
  88. #define I2CD_MSTART 0x9
  89. #define I2CD_MSTARTR 0xa
  90. #define I2CD_MSTOP 0xb
  91. #define I2CD_MTXD 0xc
  92. #define I2CD_MRXACK 0xd
  93. #define I2CD_MRXD 0xe
  94. #define I2CD_MTXACK 0xf
  95. #define I2CD_SWAIT 0x1
  96. #define I2CD_SRXD 0x4
  97. #define I2CD_STXACK 0x5
  98. #define I2CD_STXD 0x6
  99. #define I2CD_SRXACK 0x7
  100. #define I2CD_RECOVER 0x3
  101. #define I2CD_SCL_LINE_STS (0x1 << 18)
  102. #define I2CD_SDA_LINE_STS (0x1 << 17)
  103. #define I2CD_BUS_BUSY_STS (0x1 << 16)
  104. #define I2CD_SDA_OE_OUT_DIR (0x1 << 15)
  105. #define I2CD_SDA_O_OUT_DIR (0x1 << 14)
  106. #define I2CD_SCL_OE_OUT_DIR (0x1 << 13)
  107. #define I2CD_SCL_O_OUT_DIR (0x1 << 12)
  108. #define I2CD_BUS_RECOVER_CMD_EN (0x1 << 11)
  109. #define I2CD_S_ALT_EN (0x1 << 10)
  110. /* Command Bit */
  111. #define I2CD_RX_DMA_ENABLE (0x1 << 9)
  112. #define I2CD_TX_DMA_ENABLE (0x1 << 8)
  113. #define I2CD_RX_BUFF_ENABLE (0x1 << 7)
  114. #define I2CD_TX_BUFF_ENABLE (0x1 << 6)
  115. #define I2CD_M_STOP_CMD (0x1 << 5)
  116. #define I2CD_M_S_RX_CMD_LAST (0x1 << 4)
  117. #define I2CD_M_RX_CMD (0x1 << 3)
  118. #define I2CD_S_TX_CMD (0x1 << 2)
  119. #define I2CD_M_TX_CMD (0x1 << 1)
  120. #define I2CD_M_START_CMD (0x1)
  121. #define I2CD_DEV_ADDR_REG 0x18 /* Slave Device Address */
  122. #define I2CD_POOL_CTRL_REG 0x1c /* Pool Buffer Control */
  123. #define I2CD_POOL_RX_COUNT(x) (((x) >> 24) & 0xff)
  124. #define I2CD_POOL_RX_SIZE(x) ((((x) >> 16) & 0xff) + 1)
  125. #define I2CD_POOL_TX_COUNT(x) ((((x) >> 8) & 0xff) + 1)
  126. #define I2CD_POOL_OFFSET(x) (((x) & 0x3f) << 2) /* AST2400 */
  127. #define I2CD_BYTE_BUF_REG 0x20 /* Transmit/Receive Byte Buffer */
  128. #define I2CD_BYTE_BUF_TX_SHIFT 0
  129. #define I2CD_BYTE_BUF_TX_MASK 0xff
  130. #define I2CD_BYTE_BUF_RX_SHIFT 8
  131. #define I2CD_BYTE_BUF_RX_MASK 0xff
  132. #define I2CD_DMA_ADDR 0x24 /* DMA Buffer Address */
  133. #define I2CD_DMA_LEN 0x28 /* DMA Transfer Length < 4KB */
  134. static inline bool aspeed_i2c_bus_is_master(AspeedI2CBus *bus)
  135. {
  136. return bus->ctrl & I2CD_MASTER_EN;
  137. }
  138. static inline bool aspeed_i2c_bus_is_enabled(AspeedI2CBus *bus)
  139. {
  140. return bus->ctrl & (I2CD_MASTER_EN | I2CD_SLAVE_EN);
  141. }
  142. static inline void aspeed_i2c_bus_raise_interrupt(AspeedI2CBus *bus)
  143. {
  144. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
  145. trace_aspeed_i2c_bus_raise_interrupt(bus->intr_status,
  146. bus->intr_status & I2CD_INTR_TX_NAK ? "nak|" : "",
  147. bus->intr_status & I2CD_INTR_TX_ACK ? "ack|" : "",
  148. bus->intr_status & I2CD_INTR_RX_DONE ? "done|" : "",
  149. bus->intr_status & I2CD_INTR_NORMAL_STOP ? "normal|" : "",
  150. bus->intr_status & I2CD_INTR_ABNORMAL ? "abnormal" : "");
  151. bus->intr_status &= bus->intr_ctrl;
  152. if (bus->intr_status) {
  153. bus->controller->intr_status |= 1 << bus->id;
  154. qemu_irq_raise(aic->bus_get_irq(bus));
  155. }
  156. }
  157. static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset,
  158. unsigned size)
  159. {
  160. AspeedI2CBus *bus = opaque;
  161. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
  162. uint64_t value = -1;
  163. switch (offset) {
  164. case I2CD_FUN_CTRL_REG:
  165. value = bus->ctrl;
  166. break;
  167. case I2CD_AC_TIMING_REG1:
  168. value = bus->timing[0];
  169. break;
  170. case I2CD_AC_TIMING_REG2:
  171. value = bus->timing[1];
  172. break;
  173. case I2CD_INTR_CTRL_REG:
  174. value = bus->intr_ctrl;
  175. break;
  176. case I2CD_INTR_STS_REG:
  177. value = bus->intr_status;
  178. break;
  179. case I2CD_POOL_CTRL_REG:
  180. value = bus->pool_ctrl;
  181. break;
  182. case I2CD_BYTE_BUF_REG:
  183. value = bus->buf;
  184. break;
  185. case I2CD_CMD_REG:
  186. value = bus->cmd | (i2c_bus_busy(bus->bus) << 16);
  187. break;
  188. case I2CD_DMA_ADDR:
  189. if (!aic->has_dma) {
  190. qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
  191. break;
  192. }
  193. value = bus->dma_addr;
  194. break;
  195. case I2CD_DMA_LEN:
  196. if (!aic->has_dma) {
  197. qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
  198. break;
  199. }
  200. value = bus->dma_len;
  201. break;
  202. default:
  203. qemu_log_mask(LOG_GUEST_ERROR,
  204. "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, offset);
  205. value = -1;
  206. break;
  207. }
  208. trace_aspeed_i2c_bus_read(bus->id, offset, size, value);
  209. return value;
  210. }
  211. static void aspeed_i2c_set_state(AspeedI2CBus *bus, uint8_t state)
  212. {
  213. bus->cmd &= ~(I2CD_TX_STATE_MASK << I2CD_TX_STATE_SHIFT);
  214. bus->cmd |= (state & I2CD_TX_STATE_MASK) << I2CD_TX_STATE_SHIFT;
  215. }
  216. static uint8_t aspeed_i2c_get_state(AspeedI2CBus *bus)
  217. {
  218. return (bus->cmd >> I2CD_TX_STATE_SHIFT) & I2CD_TX_STATE_MASK;
  219. }
  220. static int aspeed_i2c_dma_read(AspeedI2CBus *bus, uint8_t *data)
  221. {
  222. MemTxResult result;
  223. AspeedI2CState *s = bus->controller;
  224. result = address_space_read(&s->dram_as, bus->dma_addr,
  225. MEMTXATTRS_UNSPECIFIED, data, 1);
  226. if (result != MEMTX_OK) {
  227. qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM read failed @%08x\n",
  228. __func__, bus->dma_addr);
  229. return -1;
  230. }
  231. bus->dma_addr++;
  232. bus->dma_len--;
  233. return 0;
  234. }
  235. static int aspeed_i2c_bus_send(AspeedI2CBus *bus, uint8_t pool_start)
  236. {
  237. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
  238. int ret = -1;
  239. int i;
  240. if (bus->cmd & I2CD_TX_BUFF_ENABLE) {
  241. for (i = pool_start; i < I2CD_POOL_TX_COUNT(bus->pool_ctrl); i++) {
  242. uint8_t *pool_base = aic->bus_pool_base(bus);
  243. trace_aspeed_i2c_bus_send("BUF", i + 1,
  244. I2CD_POOL_TX_COUNT(bus->pool_ctrl),
  245. pool_base[i]);
  246. ret = i2c_send(bus->bus, pool_base[i]);
  247. if (ret) {
  248. break;
  249. }
  250. }
  251. bus->cmd &= ~I2CD_TX_BUFF_ENABLE;
  252. } else if (bus->cmd & I2CD_TX_DMA_ENABLE) {
  253. while (bus->dma_len) {
  254. uint8_t data;
  255. aspeed_i2c_dma_read(bus, &data);
  256. trace_aspeed_i2c_bus_send("DMA", bus->dma_len, bus->dma_len, data);
  257. ret = i2c_send(bus->bus, data);
  258. if (ret) {
  259. break;
  260. }
  261. }
  262. bus->cmd &= ~I2CD_TX_DMA_ENABLE;
  263. } else {
  264. trace_aspeed_i2c_bus_send("BYTE", pool_start, 1, bus->buf);
  265. ret = i2c_send(bus->bus, bus->buf);
  266. }
  267. return ret;
  268. }
  269. static void aspeed_i2c_bus_recv(AspeedI2CBus *bus)
  270. {
  271. AspeedI2CState *s = bus->controller;
  272. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
  273. uint8_t data;
  274. int i;
  275. if (bus->cmd & I2CD_RX_BUFF_ENABLE) {
  276. uint8_t *pool_base = aic->bus_pool_base(bus);
  277. for (i = 0; i < I2CD_POOL_RX_SIZE(bus->pool_ctrl); i++) {
  278. pool_base[i] = i2c_recv(bus->bus);
  279. trace_aspeed_i2c_bus_recv("BUF", i + 1,
  280. I2CD_POOL_RX_SIZE(bus->pool_ctrl),
  281. pool_base[i]);
  282. }
  283. /* Update RX count */
  284. bus->pool_ctrl &= ~(0xff << 24);
  285. bus->pool_ctrl |= (i & 0xff) << 24;
  286. bus->cmd &= ~I2CD_RX_BUFF_ENABLE;
  287. } else if (bus->cmd & I2CD_RX_DMA_ENABLE) {
  288. uint8_t data;
  289. while (bus->dma_len) {
  290. MemTxResult result;
  291. data = i2c_recv(bus->bus);
  292. trace_aspeed_i2c_bus_recv("DMA", bus->dma_len, bus->dma_len, data);
  293. result = address_space_write(&s->dram_as, bus->dma_addr,
  294. MEMTXATTRS_UNSPECIFIED, &data, 1);
  295. if (result != MEMTX_OK) {
  296. qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM write failed @%08x\n",
  297. __func__, bus->dma_addr);
  298. return;
  299. }
  300. bus->dma_addr++;
  301. bus->dma_len--;
  302. }
  303. bus->cmd &= ~I2CD_RX_DMA_ENABLE;
  304. } else {
  305. data = i2c_recv(bus->bus);
  306. trace_aspeed_i2c_bus_recv("BYTE", 1, 1, bus->buf);
  307. bus->buf = (data & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT;
  308. }
  309. }
  310. static void aspeed_i2c_handle_rx_cmd(AspeedI2CBus *bus)
  311. {
  312. aspeed_i2c_set_state(bus, I2CD_MRXD);
  313. aspeed_i2c_bus_recv(bus);
  314. bus->intr_status |= I2CD_INTR_RX_DONE;
  315. if (bus->cmd & I2CD_M_S_RX_CMD_LAST) {
  316. i2c_nack(bus->bus);
  317. }
  318. bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST);
  319. aspeed_i2c_set_state(bus, I2CD_MACTIVE);
  320. }
  321. static uint8_t aspeed_i2c_get_addr(AspeedI2CBus *bus)
  322. {
  323. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
  324. if (bus->cmd & I2CD_TX_BUFF_ENABLE) {
  325. uint8_t *pool_base = aic->bus_pool_base(bus);
  326. return pool_base[0];
  327. } else if (bus->cmd & I2CD_TX_DMA_ENABLE) {
  328. uint8_t data;
  329. aspeed_i2c_dma_read(bus, &data);
  330. return data;
  331. } else {
  332. return bus->buf;
  333. }
  334. }
  335. static bool aspeed_i2c_check_sram(AspeedI2CBus *bus)
  336. {
  337. AspeedI2CState *s = bus->controller;
  338. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
  339. if (!aic->check_sram) {
  340. return true;
  341. }
  342. /*
  343. * AST2500: SRAM must be enabled before using the Buffer Pool or
  344. * DMA mode.
  345. */
  346. if (!(s->ctrl_global & I2C_CTRL_SRAM_EN) &&
  347. (bus->cmd & (I2CD_RX_DMA_ENABLE | I2CD_TX_DMA_ENABLE |
  348. I2CD_RX_BUFF_ENABLE | I2CD_TX_BUFF_ENABLE))) {
  349. qemu_log_mask(LOG_GUEST_ERROR, "%s: SRAM is not enabled\n", __func__);
  350. return false;
  351. }
  352. return true;
  353. }
  354. static void aspeed_i2c_bus_cmd_dump(AspeedI2CBus *bus)
  355. {
  356. g_autofree char *cmd_flags = NULL;
  357. uint32_t count;
  358. if (bus->cmd & (I2CD_RX_BUFF_ENABLE | I2CD_RX_BUFF_ENABLE)) {
  359. count = I2CD_POOL_TX_COUNT(bus->pool_ctrl);
  360. } else if (bus->cmd & (I2CD_RX_DMA_ENABLE | I2CD_RX_DMA_ENABLE)) {
  361. count = bus->dma_len;
  362. } else { /* BYTE mode */
  363. count = 1;
  364. }
  365. cmd_flags = g_strdup_printf("%s%s%s%s%s%s%s%s%s",
  366. bus->cmd & I2CD_M_START_CMD ? "start|" : "",
  367. bus->cmd & I2CD_RX_DMA_ENABLE ? "rxdma|" : "",
  368. bus->cmd & I2CD_TX_DMA_ENABLE ? "txdma|" : "",
  369. bus->cmd & I2CD_RX_BUFF_ENABLE ? "rxbuf|" : "",
  370. bus->cmd & I2CD_TX_BUFF_ENABLE ? "txbuf|" : "",
  371. bus->cmd & I2CD_M_TX_CMD ? "tx|" : "",
  372. bus->cmd & I2CD_M_RX_CMD ? "rx|" : "",
  373. bus->cmd & I2CD_M_S_RX_CMD_LAST ? "last|" : "",
  374. bus->cmd & I2CD_M_STOP_CMD ? "stop" : "");
  375. trace_aspeed_i2c_bus_cmd(bus->cmd, cmd_flags, count, bus->intr_status);
  376. }
  377. /*
  378. * The state machine needs some refinement. It is only used to track
  379. * invalid STOP commands for the moment.
  380. */
  381. static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
  382. {
  383. uint8_t pool_start = 0;
  384. bus->cmd &= ~0xFFFF;
  385. bus->cmd |= value & 0xFFFF;
  386. if (!aspeed_i2c_check_sram(bus)) {
  387. return;
  388. }
  389. if (trace_event_get_state_backends(TRACE_ASPEED_I2C_BUS_CMD)) {
  390. aspeed_i2c_bus_cmd_dump(bus);
  391. }
  392. if (bus->cmd & I2CD_M_START_CMD) {
  393. uint8_t state = aspeed_i2c_get_state(bus) & I2CD_MACTIVE ?
  394. I2CD_MSTARTR : I2CD_MSTART;
  395. uint8_t addr;
  396. aspeed_i2c_set_state(bus, state);
  397. addr = aspeed_i2c_get_addr(bus);
  398. if (i2c_start_transfer(bus->bus, extract32(addr, 1, 7),
  399. extract32(addr, 0, 1))) {
  400. bus->intr_status |= I2CD_INTR_TX_NAK;
  401. } else {
  402. bus->intr_status |= I2CD_INTR_TX_ACK;
  403. }
  404. bus->cmd &= ~I2CD_M_START_CMD;
  405. /*
  406. * The START command is also a TX command, as the slave
  407. * address is sent on the bus. Drop the TX flag if nothing
  408. * else needs to be sent in this sequence.
  409. */
  410. if (bus->cmd & I2CD_TX_BUFF_ENABLE) {
  411. if (I2CD_POOL_TX_COUNT(bus->pool_ctrl) == 1) {
  412. bus->cmd &= ~I2CD_M_TX_CMD;
  413. } else {
  414. /*
  415. * Increase the start index in the TX pool buffer to
  416. * skip the address byte.
  417. */
  418. pool_start++;
  419. }
  420. } else if (bus->cmd & I2CD_TX_DMA_ENABLE) {
  421. if (bus->dma_len == 0) {
  422. bus->cmd &= ~I2CD_M_TX_CMD;
  423. }
  424. } else {
  425. bus->cmd &= ~I2CD_M_TX_CMD;
  426. }
  427. /* No slave found */
  428. if (!i2c_bus_busy(bus->bus)) {
  429. return;
  430. }
  431. aspeed_i2c_set_state(bus, I2CD_MACTIVE);
  432. }
  433. if (bus->cmd & I2CD_M_TX_CMD) {
  434. aspeed_i2c_set_state(bus, I2CD_MTXD);
  435. if (aspeed_i2c_bus_send(bus, pool_start)) {
  436. bus->intr_status |= (I2CD_INTR_TX_NAK);
  437. i2c_end_transfer(bus->bus);
  438. } else {
  439. bus->intr_status |= I2CD_INTR_TX_ACK;
  440. }
  441. bus->cmd &= ~I2CD_M_TX_CMD;
  442. aspeed_i2c_set_state(bus, I2CD_MACTIVE);
  443. }
  444. if ((bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) &&
  445. !(bus->intr_status & I2CD_INTR_RX_DONE)) {
  446. aspeed_i2c_handle_rx_cmd(bus);
  447. }
  448. if (bus->cmd & I2CD_M_STOP_CMD) {
  449. if (!(aspeed_i2c_get_state(bus) & I2CD_MACTIVE)) {
  450. qemu_log_mask(LOG_GUEST_ERROR, "%s: abnormal stop\n", __func__);
  451. bus->intr_status |= I2CD_INTR_ABNORMAL;
  452. } else {
  453. aspeed_i2c_set_state(bus, I2CD_MSTOP);
  454. i2c_end_transfer(bus->bus);
  455. bus->intr_status |= I2CD_INTR_NORMAL_STOP;
  456. }
  457. bus->cmd &= ~I2CD_M_STOP_CMD;
  458. aspeed_i2c_set_state(bus, I2CD_IDLE);
  459. }
  460. }
  461. static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
  462. uint64_t value, unsigned size)
  463. {
  464. AspeedI2CBus *bus = opaque;
  465. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
  466. bool handle_rx;
  467. trace_aspeed_i2c_bus_write(bus->id, offset, size, value);
  468. switch (offset) {
  469. case I2CD_FUN_CTRL_REG:
  470. if (value & I2CD_SLAVE_EN) {
  471. qemu_log_mask(LOG_UNIMP, "%s: slave mode not implemented\n",
  472. __func__);
  473. break;
  474. }
  475. bus->ctrl = value & 0x0071C3FF;
  476. break;
  477. case I2CD_AC_TIMING_REG1:
  478. bus->timing[0] = value & 0xFFFFF0F;
  479. break;
  480. case I2CD_AC_TIMING_REG2:
  481. bus->timing[1] = value & 0x7;
  482. break;
  483. case I2CD_INTR_CTRL_REG:
  484. bus->intr_ctrl = value & 0x7FFF;
  485. break;
  486. case I2CD_INTR_STS_REG:
  487. handle_rx = (bus->intr_status & I2CD_INTR_RX_DONE) &&
  488. (value & I2CD_INTR_RX_DONE);
  489. bus->intr_status &= ~(value & 0x7FFF);
  490. if (!bus->intr_status) {
  491. bus->controller->intr_status &= ~(1 << bus->id);
  492. qemu_irq_lower(aic->bus_get_irq(bus));
  493. }
  494. if (handle_rx && (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST))) {
  495. aspeed_i2c_handle_rx_cmd(bus);
  496. aspeed_i2c_bus_raise_interrupt(bus);
  497. }
  498. break;
  499. case I2CD_DEV_ADDR_REG:
  500. qemu_log_mask(LOG_UNIMP, "%s: slave mode not implemented\n",
  501. __func__);
  502. break;
  503. case I2CD_POOL_CTRL_REG:
  504. bus->pool_ctrl &= ~0xffffff;
  505. bus->pool_ctrl |= (value & 0xffffff);
  506. break;
  507. case I2CD_BYTE_BUF_REG:
  508. bus->buf = (value & I2CD_BYTE_BUF_TX_MASK) << I2CD_BYTE_BUF_TX_SHIFT;
  509. break;
  510. case I2CD_CMD_REG:
  511. if (!aspeed_i2c_bus_is_enabled(bus)) {
  512. break;
  513. }
  514. if (!aspeed_i2c_bus_is_master(bus)) {
  515. qemu_log_mask(LOG_UNIMP, "%s: slave mode not implemented\n",
  516. __func__);
  517. break;
  518. }
  519. if (!aic->has_dma &&
  520. value & (I2CD_RX_DMA_ENABLE | I2CD_TX_DMA_ENABLE)) {
  521. qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
  522. break;
  523. }
  524. aspeed_i2c_bus_handle_cmd(bus, value);
  525. aspeed_i2c_bus_raise_interrupt(bus);
  526. break;
  527. case I2CD_DMA_ADDR:
  528. if (!aic->has_dma) {
  529. qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
  530. break;
  531. }
  532. bus->dma_addr = value & 0xfffffffc;
  533. break;
  534. case I2CD_DMA_LEN:
  535. if (!aic->has_dma) {
  536. qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
  537. break;
  538. }
  539. bus->dma_len = value & 0xfff;
  540. if (!bus->dma_len) {
  541. qemu_log_mask(LOG_UNIMP, "%s: invalid DMA length\n", __func__);
  542. }
  543. break;
  544. default:
  545. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
  546. __func__, offset);
  547. }
  548. }
  549. static uint64_t aspeed_i2c_ctrl_read(void *opaque, hwaddr offset,
  550. unsigned size)
  551. {
  552. AspeedI2CState *s = opaque;
  553. switch (offset) {
  554. case I2C_CTRL_STATUS:
  555. return s->intr_status;
  556. case I2C_CTRL_GLOBAL:
  557. return s->ctrl_global;
  558. default:
  559. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
  560. __func__, offset);
  561. break;
  562. }
  563. return -1;
  564. }
  565. static void aspeed_i2c_ctrl_write(void *opaque, hwaddr offset,
  566. uint64_t value, unsigned size)
  567. {
  568. AspeedI2CState *s = opaque;
  569. switch (offset) {
  570. case I2C_CTRL_GLOBAL:
  571. s->ctrl_global = value;
  572. break;
  573. case I2C_CTRL_STATUS:
  574. default:
  575. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
  576. __func__, offset);
  577. break;
  578. }
  579. }
  580. static const MemoryRegionOps aspeed_i2c_bus_ops = {
  581. .read = aspeed_i2c_bus_read,
  582. .write = aspeed_i2c_bus_write,
  583. .endianness = DEVICE_LITTLE_ENDIAN,
  584. };
  585. static const MemoryRegionOps aspeed_i2c_ctrl_ops = {
  586. .read = aspeed_i2c_ctrl_read,
  587. .write = aspeed_i2c_ctrl_write,
  588. .endianness = DEVICE_LITTLE_ENDIAN,
  589. };
  590. static uint64_t aspeed_i2c_pool_read(void *opaque, hwaddr offset,
  591. unsigned size)
  592. {
  593. AspeedI2CState *s = opaque;
  594. uint64_t ret = 0;
  595. int i;
  596. for (i = 0; i < size; i++) {
  597. ret |= (uint64_t) s->pool[offset + i] << (8 * i);
  598. }
  599. return ret;
  600. }
  601. static void aspeed_i2c_pool_write(void *opaque, hwaddr offset,
  602. uint64_t value, unsigned size)
  603. {
  604. AspeedI2CState *s = opaque;
  605. int i;
  606. for (i = 0; i < size; i++) {
  607. s->pool[offset + i] = (value >> (8 * i)) & 0xFF;
  608. }
  609. }
  610. static const MemoryRegionOps aspeed_i2c_pool_ops = {
  611. .read = aspeed_i2c_pool_read,
  612. .write = aspeed_i2c_pool_write,
  613. .endianness = DEVICE_LITTLE_ENDIAN,
  614. .valid = {
  615. .min_access_size = 1,
  616. .max_access_size = 4,
  617. },
  618. };
  619. static const VMStateDescription aspeed_i2c_bus_vmstate = {
  620. .name = TYPE_ASPEED_I2C,
  621. .version_id = 3,
  622. .minimum_version_id = 3,
  623. .fields = (VMStateField[]) {
  624. VMSTATE_UINT8(id, AspeedI2CBus),
  625. VMSTATE_UINT32(ctrl, AspeedI2CBus),
  626. VMSTATE_UINT32_ARRAY(timing, AspeedI2CBus, 2),
  627. VMSTATE_UINT32(intr_ctrl, AspeedI2CBus),
  628. VMSTATE_UINT32(intr_status, AspeedI2CBus),
  629. VMSTATE_UINT32(cmd, AspeedI2CBus),
  630. VMSTATE_UINT32(buf, AspeedI2CBus),
  631. VMSTATE_UINT32(pool_ctrl, AspeedI2CBus),
  632. VMSTATE_UINT32(dma_addr, AspeedI2CBus),
  633. VMSTATE_UINT32(dma_len, AspeedI2CBus),
  634. VMSTATE_END_OF_LIST()
  635. }
  636. };
  637. static const VMStateDescription aspeed_i2c_vmstate = {
  638. .name = TYPE_ASPEED_I2C,
  639. .version_id = 2,
  640. .minimum_version_id = 2,
  641. .fields = (VMStateField[]) {
  642. VMSTATE_UINT32(intr_status, AspeedI2CState),
  643. VMSTATE_STRUCT_ARRAY(busses, AspeedI2CState,
  644. ASPEED_I2C_NR_BUSSES, 1, aspeed_i2c_bus_vmstate,
  645. AspeedI2CBus),
  646. VMSTATE_UINT8_ARRAY(pool, AspeedI2CState, ASPEED_I2C_MAX_POOL_SIZE),
  647. VMSTATE_END_OF_LIST()
  648. }
  649. };
  650. static void aspeed_i2c_reset(DeviceState *dev)
  651. {
  652. int i;
  653. AspeedI2CState *s = ASPEED_I2C(dev);
  654. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
  655. s->intr_status = 0;
  656. for (i = 0; i < aic->num_busses; i++) {
  657. s->busses[i].intr_ctrl = 0;
  658. s->busses[i].intr_status = 0;
  659. s->busses[i].cmd = 0;
  660. s->busses[i].buf = 0;
  661. s->busses[i].dma_addr = 0;
  662. s->busses[i].dma_len = 0;
  663. i2c_end_transfer(s->busses[i].bus);
  664. }
  665. }
  666. /*
  667. * Address Definitions (AST2400 and AST2500)
  668. *
  669. * 0x000 ... 0x03F: Global Register
  670. * 0x040 ... 0x07F: Device 1
  671. * 0x080 ... 0x0BF: Device 2
  672. * 0x0C0 ... 0x0FF: Device 3
  673. * 0x100 ... 0x13F: Device 4
  674. * 0x140 ... 0x17F: Device 5
  675. * 0x180 ... 0x1BF: Device 6
  676. * 0x1C0 ... 0x1FF: Device 7
  677. * 0x200 ... 0x2FF: Buffer Pool (unused in linux driver)
  678. * 0x300 ... 0x33F: Device 8
  679. * 0x340 ... 0x37F: Device 9
  680. * 0x380 ... 0x3BF: Device 10
  681. * 0x3C0 ... 0x3FF: Device 11
  682. * 0x400 ... 0x43F: Device 12
  683. * 0x440 ... 0x47F: Device 13
  684. * 0x480 ... 0x4BF: Device 14
  685. * 0x800 ... 0xFFF: Buffer Pool (unused in linux driver)
  686. */
  687. static void aspeed_i2c_realize(DeviceState *dev, Error **errp)
  688. {
  689. int i;
  690. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  691. AspeedI2CState *s = ASPEED_I2C(dev);
  692. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
  693. sysbus_init_irq(sbd, &s->irq);
  694. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_i2c_ctrl_ops, s,
  695. "aspeed.i2c", 0x1000);
  696. sysbus_init_mmio(sbd, &s->iomem);
  697. for (i = 0; i < aic->num_busses; i++) {
  698. char name[32];
  699. int offset = i < aic->gap ? 1 : 5;
  700. sysbus_init_irq(sbd, &s->busses[i].irq);
  701. snprintf(name, sizeof(name), "aspeed.i2c.%d", i);
  702. s->busses[i].controller = s;
  703. s->busses[i].id = i;
  704. s->busses[i].bus = i2c_init_bus(dev, name);
  705. memory_region_init_io(&s->busses[i].mr, OBJECT(dev),
  706. &aspeed_i2c_bus_ops, &s->busses[i], name,
  707. aic->reg_size);
  708. memory_region_add_subregion(&s->iomem, aic->reg_size * (i + offset),
  709. &s->busses[i].mr);
  710. }
  711. memory_region_init_io(&s->pool_iomem, OBJECT(s), &aspeed_i2c_pool_ops, s,
  712. "aspeed.i2c-pool", aic->pool_size);
  713. memory_region_add_subregion(&s->iomem, aic->pool_base, &s->pool_iomem);
  714. if (aic->has_dma) {
  715. if (!s->dram_mr) {
  716. error_setg(errp, TYPE_ASPEED_I2C ": 'dram' link not set");
  717. return;
  718. }
  719. address_space_init(&s->dram_as, s->dram_mr, "dma-dram");
  720. }
  721. }
  722. static Property aspeed_i2c_properties[] = {
  723. DEFINE_PROP_LINK("dram", AspeedI2CState, dram_mr,
  724. TYPE_MEMORY_REGION, MemoryRegion *),
  725. DEFINE_PROP_END_OF_LIST(),
  726. };
  727. static void aspeed_i2c_class_init(ObjectClass *klass, void *data)
  728. {
  729. DeviceClass *dc = DEVICE_CLASS(klass);
  730. dc->vmsd = &aspeed_i2c_vmstate;
  731. dc->reset = aspeed_i2c_reset;
  732. device_class_set_props(dc, aspeed_i2c_properties);
  733. dc->realize = aspeed_i2c_realize;
  734. dc->desc = "Aspeed I2C Controller";
  735. }
  736. static const TypeInfo aspeed_i2c_info = {
  737. .name = TYPE_ASPEED_I2C,
  738. .parent = TYPE_SYS_BUS_DEVICE,
  739. .instance_size = sizeof(AspeedI2CState),
  740. .class_init = aspeed_i2c_class_init,
  741. .class_size = sizeof(AspeedI2CClass),
  742. .abstract = true,
  743. };
  744. static qemu_irq aspeed_2400_i2c_bus_get_irq(AspeedI2CBus *bus)
  745. {
  746. return bus->controller->irq;
  747. }
  748. static uint8_t *aspeed_2400_i2c_bus_pool_base(AspeedI2CBus *bus)
  749. {
  750. uint8_t *pool_page =
  751. &bus->controller->pool[I2CD_POOL_PAGE_SEL(bus->ctrl) * 0x100];
  752. return &pool_page[I2CD_POOL_OFFSET(bus->pool_ctrl)];
  753. }
  754. static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data)
  755. {
  756. DeviceClass *dc = DEVICE_CLASS(klass);
  757. AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
  758. dc->desc = "ASPEED 2400 I2C Controller";
  759. aic->num_busses = 14;
  760. aic->reg_size = 0x40;
  761. aic->gap = 7;
  762. aic->bus_get_irq = aspeed_2400_i2c_bus_get_irq;
  763. aic->pool_size = 0x800;
  764. aic->pool_base = 0x800;
  765. aic->bus_pool_base = aspeed_2400_i2c_bus_pool_base;
  766. }
  767. static const TypeInfo aspeed_2400_i2c_info = {
  768. .name = TYPE_ASPEED_2400_I2C,
  769. .parent = TYPE_ASPEED_I2C,
  770. .class_init = aspeed_2400_i2c_class_init,
  771. };
  772. static qemu_irq aspeed_2500_i2c_bus_get_irq(AspeedI2CBus *bus)
  773. {
  774. return bus->controller->irq;
  775. }
  776. static uint8_t *aspeed_2500_i2c_bus_pool_base(AspeedI2CBus *bus)
  777. {
  778. return &bus->controller->pool[bus->id * 0x10];
  779. }
  780. static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data)
  781. {
  782. DeviceClass *dc = DEVICE_CLASS(klass);
  783. AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
  784. dc->desc = "ASPEED 2500 I2C Controller";
  785. aic->num_busses = 14;
  786. aic->reg_size = 0x40;
  787. aic->gap = 7;
  788. aic->bus_get_irq = aspeed_2500_i2c_bus_get_irq;
  789. aic->pool_size = 0x100;
  790. aic->pool_base = 0x200;
  791. aic->bus_pool_base = aspeed_2500_i2c_bus_pool_base;
  792. aic->check_sram = true;
  793. aic->has_dma = true;
  794. }
  795. static const TypeInfo aspeed_2500_i2c_info = {
  796. .name = TYPE_ASPEED_2500_I2C,
  797. .parent = TYPE_ASPEED_I2C,
  798. .class_init = aspeed_2500_i2c_class_init,
  799. };
  800. static qemu_irq aspeed_2600_i2c_bus_get_irq(AspeedI2CBus *bus)
  801. {
  802. return bus->irq;
  803. }
  804. static uint8_t *aspeed_2600_i2c_bus_pool_base(AspeedI2CBus *bus)
  805. {
  806. return &bus->controller->pool[bus->id * 0x20];
  807. }
  808. static void aspeed_2600_i2c_class_init(ObjectClass *klass, void *data)
  809. {
  810. DeviceClass *dc = DEVICE_CLASS(klass);
  811. AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
  812. dc->desc = "ASPEED 2600 I2C Controller";
  813. aic->num_busses = 16;
  814. aic->reg_size = 0x80;
  815. aic->gap = -1; /* no gap */
  816. aic->bus_get_irq = aspeed_2600_i2c_bus_get_irq;
  817. aic->pool_size = 0x200;
  818. aic->pool_base = 0xC00;
  819. aic->bus_pool_base = aspeed_2600_i2c_bus_pool_base;
  820. aic->has_dma = true;
  821. }
  822. static const TypeInfo aspeed_2600_i2c_info = {
  823. .name = TYPE_ASPEED_2600_I2C,
  824. .parent = TYPE_ASPEED_I2C,
  825. .class_init = aspeed_2600_i2c_class_init,
  826. };
  827. static void aspeed_i2c_register_types(void)
  828. {
  829. type_register_static(&aspeed_i2c_info);
  830. type_register_static(&aspeed_2400_i2c_info);
  831. type_register_static(&aspeed_2500_i2c_info);
  832. type_register_static(&aspeed_2600_i2c_info);
  833. }
  834. type_init(aspeed_i2c_register_types)
  835. I2CBus *aspeed_i2c_get_bus(AspeedI2CState *s, int busnr)
  836. {
  837. AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
  838. I2CBus *bus = NULL;
  839. if (busnr >= 0 && busnr < aic->num_busses) {
  840. bus = s->busses[busnr].bus;
  841. }
  842. return bus;
  843. }