2
0

sifive_gpio.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * SiFive System-on-Chip general purpose input/output register definition
  3. *
  4. * Copyright 2019 AdaCore
  5. *
  6. * Base on nrf51_gpio.c:
  7. *
  8. * Copyright 2018 Steffen Görtz <contrib@steffen-goertz.de>
  9. *
  10. * This code is licensed under the GPL version 2 or later. See
  11. * the COPYING file in the top-level directory.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "qemu/log.h"
  15. #include "hw/irq.h"
  16. #include "hw/qdev-properties.h"
  17. #include "hw/gpio/sifive_gpio.h"
  18. #include "migration/vmstate.h"
  19. #include "trace.h"
  20. static void update_output_irq(SIFIVEGPIOState *s)
  21. {
  22. uint32_t pending;
  23. uint32_t pin;
  24. pending = s->high_ip & s->high_ie;
  25. pending |= s->low_ip & s->low_ie;
  26. pending |= s->rise_ip & s->rise_ie;
  27. pending |= s->fall_ip & s->fall_ie;
  28. for (int i = 0; i < s->ngpio; i++) {
  29. pin = 1 << i;
  30. qemu_set_irq(s->irq[i], (pending & pin) != 0);
  31. trace_sifive_gpio_update_output_irq(i, (pending & pin) != 0);
  32. }
  33. }
  34. static void update_state(SIFIVEGPIOState *s)
  35. {
  36. size_t i;
  37. bool prev_ival, in, in_mask, port, out_xor, pull, output_en, input_en,
  38. rise_ip, fall_ip, low_ip, high_ip, oval, actual_value, ival;
  39. for (i = 0; i < s->ngpio; i++) {
  40. prev_ival = extract32(s->value, i, 1);
  41. in = extract32(s->in, i, 1);
  42. in_mask = extract32(s->in_mask, i, 1);
  43. port = extract32(s->port, i, 1);
  44. out_xor = extract32(s->out_xor, i, 1);
  45. pull = extract32(s->pue, i, 1);
  46. output_en = extract32(s->output_en, i, 1);
  47. input_en = extract32(s->input_en, i, 1);
  48. rise_ip = extract32(s->rise_ip, i, 1);
  49. fall_ip = extract32(s->fall_ip, i, 1);
  50. low_ip = extract32(s->low_ip, i, 1);
  51. high_ip = extract32(s->high_ip, i, 1);
  52. /* Output value (IOF not supported) */
  53. oval = output_en && (port ^ out_xor);
  54. /* Pin both driven externally and internally */
  55. if (output_en && in_mask) {
  56. qemu_log_mask(LOG_GUEST_ERROR, "GPIO pin %zu short circuited\n", i);
  57. }
  58. if (in_mask) {
  59. /* The pin is driven by external device */
  60. actual_value = in;
  61. } else if (output_en) {
  62. /* The pin is driven by internal circuit */
  63. actual_value = oval;
  64. } else {
  65. /* Floating? Apply pull-up resistor */
  66. actual_value = pull;
  67. }
  68. if (output_en) {
  69. qemu_set_irq(s->output[i], actual_value);
  70. }
  71. /* Input value */
  72. ival = input_en && actual_value;
  73. /* Interrupts */
  74. high_ip = high_ip || ival;
  75. s->high_ip = deposit32(s->high_ip, i, 1, high_ip);
  76. low_ip = low_ip || !ival;
  77. s->low_ip = deposit32(s->low_ip, i, 1, low_ip);
  78. rise_ip = rise_ip || (ival && !prev_ival);
  79. s->rise_ip = deposit32(s->rise_ip, i, 1, rise_ip);
  80. fall_ip = fall_ip || (!ival && prev_ival);
  81. s->fall_ip = deposit32(s->fall_ip, i, 1, fall_ip);
  82. /* Update value */
  83. s->value = deposit32(s->value, i, 1, ival);
  84. }
  85. update_output_irq(s);
  86. }
  87. static uint64_t sifive_gpio_read(void *opaque, hwaddr offset, unsigned int size)
  88. {
  89. SIFIVEGPIOState *s = SIFIVE_GPIO(opaque);
  90. uint64_t r = 0;
  91. switch (offset) {
  92. case SIFIVE_GPIO_REG_VALUE:
  93. r = s->value;
  94. break;
  95. case SIFIVE_GPIO_REG_INPUT_EN:
  96. r = s->input_en;
  97. break;
  98. case SIFIVE_GPIO_REG_OUTPUT_EN:
  99. r = s->output_en;
  100. break;
  101. case SIFIVE_GPIO_REG_PORT:
  102. r = s->port;
  103. break;
  104. case SIFIVE_GPIO_REG_PUE:
  105. r = s->pue;
  106. break;
  107. case SIFIVE_GPIO_REG_DS:
  108. r = s->ds;
  109. break;
  110. case SIFIVE_GPIO_REG_RISE_IE:
  111. r = s->rise_ie;
  112. break;
  113. case SIFIVE_GPIO_REG_RISE_IP:
  114. r = s->rise_ip;
  115. break;
  116. case SIFIVE_GPIO_REG_FALL_IE:
  117. r = s->fall_ie;
  118. break;
  119. case SIFIVE_GPIO_REG_FALL_IP:
  120. r = s->fall_ip;
  121. break;
  122. case SIFIVE_GPIO_REG_HIGH_IE:
  123. r = s->high_ie;
  124. break;
  125. case SIFIVE_GPIO_REG_HIGH_IP:
  126. r = s->high_ip;
  127. break;
  128. case SIFIVE_GPIO_REG_LOW_IE:
  129. r = s->low_ie;
  130. break;
  131. case SIFIVE_GPIO_REG_LOW_IP:
  132. r = s->low_ip;
  133. break;
  134. case SIFIVE_GPIO_REG_IOF_EN:
  135. r = s->iof_en;
  136. break;
  137. case SIFIVE_GPIO_REG_IOF_SEL:
  138. r = s->iof_sel;
  139. break;
  140. case SIFIVE_GPIO_REG_OUT_XOR:
  141. r = s->out_xor;
  142. break;
  143. default:
  144. qemu_log_mask(LOG_GUEST_ERROR,
  145. "%s: bad read offset 0x%" HWADDR_PRIx "\n",
  146. __func__, offset);
  147. }
  148. trace_sifive_gpio_read(offset, r);
  149. return r;
  150. }
  151. static void sifive_gpio_write(void *opaque, hwaddr offset,
  152. uint64_t value, unsigned int size)
  153. {
  154. SIFIVEGPIOState *s = SIFIVE_GPIO(opaque);
  155. trace_sifive_gpio_write(offset, value);
  156. switch (offset) {
  157. case SIFIVE_GPIO_REG_INPUT_EN:
  158. s->input_en = value;
  159. break;
  160. case SIFIVE_GPIO_REG_OUTPUT_EN:
  161. s->output_en = value;
  162. break;
  163. case SIFIVE_GPIO_REG_PORT:
  164. s->port = value;
  165. break;
  166. case SIFIVE_GPIO_REG_PUE:
  167. s->pue = value;
  168. break;
  169. case SIFIVE_GPIO_REG_DS:
  170. s->ds = value;
  171. break;
  172. case SIFIVE_GPIO_REG_RISE_IE:
  173. s->rise_ie = value;
  174. break;
  175. case SIFIVE_GPIO_REG_RISE_IP:
  176. /* Write 1 to clear */
  177. s->rise_ip &= ~value;
  178. break;
  179. case SIFIVE_GPIO_REG_FALL_IE:
  180. s->fall_ie = value;
  181. break;
  182. case SIFIVE_GPIO_REG_FALL_IP:
  183. /* Write 1 to clear */
  184. s->fall_ip &= ~value;
  185. break;
  186. case SIFIVE_GPIO_REG_HIGH_IE:
  187. s->high_ie = value;
  188. break;
  189. case SIFIVE_GPIO_REG_HIGH_IP:
  190. /* Write 1 to clear */
  191. s->high_ip &= ~value;
  192. break;
  193. case SIFIVE_GPIO_REG_LOW_IE:
  194. s->low_ie = value;
  195. break;
  196. case SIFIVE_GPIO_REG_LOW_IP:
  197. /* Write 1 to clear */
  198. s->low_ip &= ~value;
  199. break;
  200. case SIFIVE_GPIO_REG_IOF_EN:
  201. s->iof_en = value;
  202. break;
  203. case SIFIVE_GPIO_REG_IOF_SEL:
  204. s->iof_sel = value;
  205. break;
  206. case SIFIVE_GPIO_REG_OUT_XOR:
  207. s->out_xor = value;
  208. break;
  209. default:
  210. qemu_log_mask(LOG_GUEST_ERROR,
  211. "%s: bad write offset 0x%" HWADDR_PRIx "\n",
  212. __func__, offset);
  213. }
  214. update_state(s);
  215. }
  216. static const MemoryRegionOps gpio_ops = {
  217. .read = sifive_gpio_read,
  218. .write = sifive_gpio_write,
  219. .endianness = DEVICE_LITTLE_ENDIAN,
  220. .impl.min_access_size = 4,
  221. .impl.max_access_size = 4,
  222. };
  223. static void sifive_gpio_set(void *opaque, int line, int value)
  224. {
  225. SIFIVEGPIOState *s = SIFIVE_GPIO(opaque);
  226. trace_sifive_gpio_set(line, value);
  227. assert(line >= 0 && line < SIFIVE_GPIO_PINS);
  228. s->in_mask = deposit32(s->in_mask, line, 1, value >= 0);
  229. if (value >= 0) {
  230. s->in = deposit32(s->in, line, 1, value != 0);
  231. }
  232. update_state(s);
  233. }
  234. static void sifive_gpio_reset(DeviceState *dev)
  235. {
  236. SIFIVEGPIOState *s = SIFIVE_GPIO(dev);
  237. s->value = 0;
  238. s->input_en = 0;
  239. s->output_en = 0;
  240. s->port = 0;
  241. s->pue = 0;
  242. s->ds = 0;
  243. s->rise_ie = 0;
  244. s->rise_ip = 0;
  245. s->fall_ie = 0;
  246. s->fall_ip = 0;
  247. s->high_ie = 0;
  248. s->high_ip = 0;
  249. s->low_ie = 0;
  250. s->low_ip = 0;
  251. s->iof_en = 0;
  252. s->iof_sel = 0;
  253. s->out_xor = 0;
  254. s->in = 0;
  255. s->in_mask = 0;
  256. }
  257. static const VMStateDescription vmstate_sifive_gpio = {
  258. .name = TYPE_SIFIVE_GPIO,
  259. .version_id = 1,
  260. .minimum_version_id = 1,
  261. .fields = (VMStateField[]) {
  262. VMSTATE_UINT32(value, SIFIVEGPIOState),
  263. VMSTATE_UINT32(input_en, SIFIVEGPIOState),
  264. VMSTATE_UINT32(output_en, SIFIVEGPIOState),
  265. VMSTATE_UINT32(port, SIFIVEGPIOState),
  266. VMSTATE_UINT32(pue, SIFIVEGPIOState),
  267. VMSTATE_UINT32(rise_ie, SIFIVEGPIOState),
  268. VMSTATE_UINT32(rise_ip, SIFIVEGPIOState),
  269. VMSTATE_UINT32(fall_ie, SIFIVEGPIOState),
  270. VMSTATE_UINT32(fall_ip, SIFIVEGPIOState),
  271. VMSTATE_UINT32(high_ie, SIFIVEGPIOState),
  272. VMSTATE_UINT32(high_ip, SIFIVEGPIOState),
  273. VMSTATE_UINT32(low_ie, SIFIVEGPIOState),
  274. VMSTATE_UINT32(low_ip, SIFIVEGPIOState),
  275. VMSTATE_UINT32(iof_en, SIFIVEGPIOState),
  276. VMSTATE_UINT32(iof_sel, SIFIVEGPIOState),
  277. VMSTATE_UINT32(out_xor, SIFIVEGPIOState),
  278. VMSTATE_UINT32(in, SIFIVEGPIOState),
  279. VMSTATE_UINT32(in_mask, SIFIVEGPIOState),
  280. VMSTATE_END_OF_LIST()
  281. }
  282. };
  283. static Property sifive_gpio_properties[] = {
  284. DEFINE_PROP_UINT32("ngpio", SIFIVEGPIOState, ngpio, SIFIVE_GPIO_PINS),
  285. DEFINE_PROP_END_OF_LIST(),
  286. };
  287. static void sifive_gpio_realize(DeviceState *dev, Error **errp)
  288. {
  289. SIFIVEGPIOState *s = SIFIVE_GPIO(dev);
  290. memory_region_init_io(&s->mmio, OBJECT(dev), &gpio_ops, s,
  291. TYPE_SIFIVE_GPIO, SIFIVE_GPIO_SIZE);
  292. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio);
  293. for (int i = 0; i < s->ngpio; i++) {
  294. sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
  295. }
  296. qdev_init_gpio_in(DEVICE(s), sifive_gpio_set, s->ngpio);
  297. qdev_init_gpio_out(DEVICE(s), s->output, s->ngpio);
  298. }
  299. static void sifive_gpio_class_init(ObjectClass *klass, void *data)
  300. {
  301. DeviceClass *dc = DEVICE_CLASS(klass);
  302. device_class_set_props(dc, sifive_gpio_properties);
  303. dc->vmsd = &vmstate_sifive_gpio;
  304. dc->realize = sifive_gpio_realize;
  305. dc->reset = sifive_gpio_reset;
  306. dc->desc = "SiFive GPIO";
  307. }
  308. static const TypeInfo sifive_gpio_info = {
  309. .name = TYPE_SIFIVE_GPIO,
  310. .parent = TYPE_SYS_BUS_DEVICE,
  311. .instance_size = sizeof(SIFIVEGPIOState),
  312. .class_init = sifive_gpio_class_init
  313. };
  314. static void sifive_gpio_register_types(void)
  315. {
  316. type_register_static(&sifive_gpio_info);
  317. }
  318. type_init(sifive_gpio_register_types)