puv3_gpio.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * GPIO device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "hw/sysbus.h"
  13. #include "qom/object.h"
  14. #undef DEBUG_PUV3
  15. #include "hw/unicore32/puv3.h"
  16. #include "qemu/module.h"
  17. #include "qemu/log.h"
  18. #define TYPE_PUV3_GPIO "puv3_gpio"
  19. OBJECT_DECLARE_SIMPLE_TYPE(PUV3GPIOState, PUV3_GPIO)
  20. struct PUV3GPIOState {
  21. SysBusDevice parent_obj;
  22. MemoryRegion iomem;
  23. qemu_irq irq[9];
  24. uint32_t reg_GPLR;
  25. uint32_t reg_GPDR;
  26. uint32_t reg_GPIR;
  27. };
  28. static uint64_t puv3_gpio_read(void *opaque, hwaddr offset,
  29. unsigned size)
  30. {
  31. PUV3GPIOState *s = opaque;
  32. uint32_t ret = 0;
  33. switch (offset) {
  34. case 0x00:
  35. ret = s->reg_GPLR;
  36. break;
  37. case 0x04:
  38. ret = s->reg_GPDR;
  39. break;
  40. case 0x20:
  41. ret = s->reg_GPIR;
  42. break;
  43. default:
  44. qemu_log_mask(LOG_GUEST_ERROR,
  45. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  46. __func__, offset);
  47. }
  48. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  49. return ret;
  50. }
  51. static void puv3_gpio_write(void *opaque, hwaddr offset,
  52. uint64_t value, unsigned size)
  53. {
  54. PUV3GPIOState *s = opaque;
  55. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  56. switch (offset) {
  57. case 0x04:
  58. s->reg_GPDR = value;
  59. break;
  60. case 0x08:
  61. if (s->reg_GPDR & value) {
  62. s->reg_GPLR |= value;
  63. } else {
  64. qemu_log_mask(LOG_GUEST_ERROR, "%s: Write gpio input port\n",
  65. __func__);
  66. }
  67. break;
  68. case 0x0c:
  69. if (s->reg_GPDR & value) {
  70. s->reg_GPLR &= ~value;
  71. } else {
  72. qemu_log_mask(LOG_GUEST_ERROR, "%s: Write gpio input port\n",
  73. __func__);
  74. }
  75. break;
  76. case 0x10: /* GRER */
  77. case 0x14: /* GFER */
  78. case 0x18: /* GEDR */
  79. break;
  80. case 0x20: /* GPIR */
  81. s->reg_GPIR = value;
  82. break;
  83. default:
  84. qemu_log_mask(LOG_GUEST_ERROR,
  85. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  86. __func__, offset);
  87. }
  88. }
  89. static const MemoryRegionOps puv3_gpio_ops = {
  90. .read = puv3_gpio_read,
  91. .write = puv3_gpio_write,
  92. .impl = {
  93. .min_access_size = 4,
  94. .max_access_size = 4,
  95. },
  96. .endianness = DEVICE_NATIVE_ENDIAN,
  97. };
  98. static void puv3_gpio_realize(DeviceState *dev, Error **errp)
  99. {
  100. PUV3GPIOState *s = PUV3_GPIO(dev);
  101. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  102. s->reg_GPLR = 0;
  103. s->reg_GPDR = 0;
  104. /* FIXME: these irqs not handled yet */
  105. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW0]);
  106. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW1]);
  107. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW2]);
  108. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW3]);
  109. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW4]);
  110. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW5]);
  111. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW6]);
  112. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW7]);
  113. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOHIGH]);
  114. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio",
  115. PUV3_REGS_OFFSET);
  116. sysbus_init_mmio(sbd, &s->iomem);
  117. }
  118. static void puv3_gpio_class_init(ObjectClass *klass, void *data)
  119. {
  120. DeviceClass *dc = DEVICE_CLASS(klass);
  121. dc->realize = puv3_gpio_realize;
  122. }
  123. static const TypeInfo puv3_gpio_info = {
  124. .name = TYPE_PUV3_GPIO,
  125. .parent = TYPE_SYS_BUS_DEVICE,
  126. .instance_size = sizeof(PUV3GPIOState),
  127. .class_init = puv3_gpio_class_init,
  128. };
  129. static void puv3_gpio_register_type(void)
  130. {
  131. type_register_static(&puv3_gpio_info);
  132. }
  133. type_init(puv3_gpio_register_type)