tco.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * QEMU ICH9 TCO emulation
  3. *
  4. * Copyright (c) 2015 Paulo Alcantara <pcacjr@zytor.com>
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  7. * See the COPYING file in the top-level directory.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "sysemu/watchdog.h"
  11. #include "hw/i386/ich9.h"
  12. #include "migration/vmstate.h"
  13. #include "hw/acpi/tco.h"
  14. #include "trace.h"
  15. enum {
  16. TCO_RLD_DEFAULT = 0x0000,
  17. TCO_DAT_IN_DEFAULT = 0x00,
  18. TCO_DAT_OUT_DEFAULT = 0x00,
  19. TCO1_STS_DEFAULT = 0x0000,
  20. TCO2_STS_DEFAULT = 0x0000,
  21. TCO1_CNT_DEFAULT = 0x0000,
  22. TCO2_CNT_DEFAULT = 0x0008,
  23. TCO_MESSAGE1_DEFAULT = 0x00,
  24. TCO_MESSAGE2_DEFAULT = 0x00,
  25. TCO_WDCNT_DEFAULT = 0x00,
  26. TCO_TMR_DEFAULT = 0x0004,
  27. SW_IRQ_GEN_DEFAULT = 0x03,
  28. };
  29. static inline void tco_timer_reload(TCOIORegs *tr)
  30. {
  31. int ticks = tr->tco.tmr & TCO_TMR_MASK;
  32. int64_t nsec = (int64_t)ticks * TCO_TICK_NSEC;
  33. trace_tco_timer_reload(ticks, nsec / 1000000);
  34. tr->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + nsec;
  35. timer_mod(tr->tco_timer, tr->expire_time);
  36. }
  37. static inline void tco_timer_stop(TCOIORegs *tr)
  38. {
  39. tr->expire_time = -1;
  40. timer_del(tr->tco_timer);
  41. }
  42. static void tco_timer_expired(void *opaque)
  43. {
  44. TCOIORegs *tr = opaque;
  45. ICH9LPCPMRegs *pm = container_of(tr, ICH9LPCPMRegs, tco_regs);
  46. ICH9LPCState *lpc = container_of(pm, ICH9LPCState, pm);
  47. uint32_t gcs = pci_get_long(lpc->chip_config + ICH9_CC_GCS);
  48. trace_tco_timer_expired(tr->timeouts_no,
  49. lpc->pin_strap.spkr_hi,
  50. !!(gcs & ICH9_CC_GCS_NO_REBOOT));
  51. tr->tco.rld = 0;
  52. tr->tco.sts1 |= TCO_TIMEOUT;
  53. if (++tr->timeouts_no == 2) {
  54. tr->tco.sts2 |= TCO_SECOND_TO_STS;
  55. tr->tco.sts2 |= TCO_BOOT_STS;
  56. tr->timeouts_no = 0;
  57. if (!lpc->pin_strap.spkr_hi && !(gcs & ICH9_CC_GCS_NO_REBOOT)) {
  58. watchdog_perform_action();
  59. tco_timer_stop(tr);
  60. return;
  61. }
  62. }
  63. if (pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN) {
  64. ich9_generate_smi();
  65. }
  66. tr->tco.rld = tr->tco.tmr;
  67. tco_timer_reload(tr);
  68. }
  69. /* NOTE: values of 0 or 1 will be ignored by ICH */
  70. static inline int can_start_tco_timer(TCOIORegs *tr)
  71. {
  72. return !(tr->tco.cnt1 & TCO_TMR_HLT) && tr->tco.tmr > 1;
  73. }
  74. static uint32_t tco_ioport_readw(TCOIORegs *tr, uint32_t addr)
  75. {
  76. uint16_t rld;
  77. switch (addr) {
  78. case TCO_RLD:
  79. if (tr->expire_time != -1) {
  80. int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  81. int64_t elapsed = (tr->expire_time - now) / TCO_TICK_NSEC;
  82. rld = (uint16_t)elapsed | (tr->tco.rld & ~TCO_RLD_MASK);
  83. } else {
  84. rld = tr->tco.rld;
  85. }
  86. return rld;
  87. case TCO_DAT_IN:
  88. return tr->tco.din;
  89. case TCO_DAT_OUT:
  90. return tr->tco.dout;
  91. case TCO1_STS:
  92. return tr->tco.sts1;
  93. case TCO2_STS:
  94. return tr->tco.sts2;
  95. case TCO1_CNT:
  96. return tr->tco.cnt1;
  97. case TCO2_CNT:
  98. return tr->tco.cnt2;
  99. case TCO_MESSAGE1:
  100. return tr->tco.msg1;
  101. case TCO_MESSAGE2:
  102. return tr->tco.msg2;
  103. case TCO_WDCNT:
  104. return tr->tco.wdcnt;
  105. case TCO_TMR:
  106. return tr->tco.tmr;
  107. case SW_IRQ_GEN:
  108. return tr->sw_irq_gen;
  109. }
  110. return 0;
  111. }
  112. static void tco_ioport_writew(TCOIORegs *tr, uint32_t addr, uint32_t val)
  113. {
  114. switch (addr) {
  115. case TCO_RLD:
  116. tr->timeouts_no = 0;
  117. if (can_start_tco_timer(tr)) {
  118. tr->tco.rld = tr->tco.tmr;
  119. tco_timer_reload(tr);
  120. } else {
  121. tr->tco.rld = val;
  122. }
  123. break;
  124. case TCO_DAT_IN:
  125. tr->tco.din = val;
  126. tr->tco.sts1 |= SW_TCO_SMI;
  127. ich9_generate_smi();
  128. break;
  129. case TCO_DAT_OUT:
  130. tr->tco.dout = val;
  131. tr->tco.sts1 |= TCO_INT_STS;
  132. /* TODO: cause an interrupt, as selected by the TCO_INT_SEL bits */
  133. break;
  134. case TCO1_STS:
  135. tr->tco.sts1 = val & TCO1_STS_MASK;
  136. break;
  137. case TCO2_STS:
  138. tr->tco.sts2 = val & TCO2_STS_MASK;
  139. break;
  140. case TCO1_CNT:
  141. val &= TCO1_CNT_MASK;
  142. /*
  143. * once TCO_LOCK bit is set, it can not be cleared by software. a reset
  144. * is required to change this bit from 1 to 0 -- it defaults to 0.
  145. */
  146. tr->tco.cnt1 = val | (tr->tco.cnt1 & TCO_LOCK);
  147. if (can_start_tco_timer(tr)) {
  148. tr->tco.rld = tr->tco.tmr;
  149. tco_timer_reload(tr);
  150. } else {
  151. tco_timer_stop(tr);
  152. }
  153. break;
  154. case TCO2_CNT:
  155. tr->tco.cnt2 = val;
  156. break;
  157. case TCO_MESSAGE1:
  158. tr->tco.msg1 = val;
  159. break;
  160. case TCO_MESSAGE2:
  161. tr->tco.msg2 = val;
  162. break;
  163. case TCO_WDCNT:
  164. tr->tco.wdcnt = val;
  165. break;
  166. case TCO_TMR:
  167. tr->tco.tmr = val;
  168. break;
  169. case SW_IRQ_GEN:
  170. tr->sw_irq_gen = val;
  171. break;
  172. }
  173. }
  174. static uint64_t tco_io_readw(void *opaque, hwaddr addr, unsigned width)
  175. {
  176. TCOIORegs *tr = opaque;
  177. return tco_ioport_readw(tr, addr);
  178. }
  179. static void tco_io_writew(void *opaque, hwaddr addr, uint64_t val,
  180. unsigned width)
  181. {
  182. TCOIORegs *tr = opaque;
  183. tco_ioport_writew(tr, addr, val);
  184. }
  185. static const MemoryRegionOps tco_io_ops = {
  186. .read = tco_io_readw,
  187. .write = tco_io_writew,
  188. .valid.min_access_size = 1,
  189. .valid.max_access_size = 4,
  190. .impl.min_access_size = 1,
  191. .impl.max_access_size = 2,
  192. .endianness = DEVICE_LITTLE_ENDIAN,
  193. };
  194. void acpi_pm_tco_init(TCOIORegs *tr, MemoryRegion *parent)
  195. {
  196. *tr = (TCOIORegs) {
  197. .tco = {
  198. .rld = TCO_RLD_DEFAULT,
  199. .din = TCO_DAT_IN_DEFAULT,
  200. .dout = TCO_DAT_OUT_DEFAULT,
  201. .sts1 = TCO1_STS_DEFAULT,
  202. .sts2 = TCO2_STS_DEFAULT,
  203. .cnt1 = TCO1_CNT_DEFAULT,
  204. .cnt2 = TCO2_CNT_DEFAULT,
  205. .msg1 = TCO_MESSAGE1_DEFAULT,
  206. .msg2 = TCO_MESSAGE2_DEFAULT,
  207. .wdcnt = TCO_WDCNT_DEFAULT,
  208. .tmr = TCO_TMR_DEFAULT,
  209. },
  210. .sw_irq_gen = SW_IRQ_GEN_DEFAULT,
  211. .tco_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, tco_timer_expired, tr),
  212. .expire_time = -1,
  213. .timeouts_no = 0,
  214. };
  215. memory_region_init_io(&tr->io, memory_region_owner(parent),
  216. &tco_io_ops, tr, "sm-tco", ICH9_PMIO_TCO_LEN);
  217. memory_region_add_subregion(parent, ICH9_PMIO_TCO_RLD, &tr->io);
  218. }
  219. const VMStateDescription vmstate_tco_io_sts = {
  220. .name = "tco io device status",
  221. .version_id = 1,
  222. .minimum_version_id = 1,
  223. .minimum_version_id_old = 1,
  224. .fields = (VMStateField[]) {
  225. VMSTATE_UINT16(tco.rld, TCOIORegs),
  226. VMSTATE_UINT8(tco.din, TCOIORegs),
  227. VMSTATE_UINT8(tco.dout, TCOIORegs),
  228. VMSTATE_UINT16(tco.sts1, TCOIORegs),
  229. VMSTATE_UINT16(tco.sts2, TCOIORegs),
  230. VMSTATE_UINT16(tco.cnt1, TCOIORegs),
  231. VMSTATE_UINT16(tco.cnt2, TCOIORegs),
  232. VMSTATE_UINT8(tco.msg1, TCOIORegs),
  233. VMSTATE_UINT8(tco.msg2, TCOIORegs),
  234. VMSTATE_UINT8(tco.wdcnt, TCOIORegs),
  235. VMSTATE_UINT16(tco.tmr, TCOIORegs),
  236. VMSTATE_UINT8(sw_irq_gen, TCOIORegs),
  237. VMSTATE_TIMER_PTR(tco_timer, TCOIORegs),
  238. VMSTATE_INT64(expire_time, TCOIORegs),
  239. VMSTATE_UINT8(timeouts_no, TCOIORegs),
  240. VMSTATE_END_OF_LIST()
  241. }
  242. };