piix4.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * ACPI implementation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License version 2 as published by the Free Software Foundation.
  9. *
  10. * This library is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * Lesser General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU Lesser General Public
  16. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  17. *
  18. * Contributions after 2012-01-13 are licensed under the terms of the
  19. * GNU GPL, version 2 or (at your option) any later version.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "hw/i386/pc.h"
  23. #include "hw/southbridge/piix.h"
  24. #include "hw/irq.h"
  25. #include "hw/isa/apm.h"
  26. #include "hw/i2c/pm_smbus.h"
  27. #include "hw/pci/pci.h"
  28. #include "hw/qdev-properties.h"
  29. #include "hw/acpi/acpi.h"
  30. #include "sysemu/runstate.h"
  31. #include "sysemu/sysemu.h"
  32. #include "sysemu/xen.h"
  33. #include "qapi/error.h"
  34. #include "qemu/range.h"
  35. #include "exec/address-spaces.h"
  36. #include "hw/acpi/pcihp.h"
  37. #include "hw/acpi/cpu_hotplug.h"
  38. #include "hw/acpi/cpu.h"
  39. #include "hw/hotplug.h"
  40. #include "hw/mem/pc-dimm.h"
  41. #include "hw/mem/nvdimm.h"
  42. #include "hw/acpi/memory_hotplug.h"
  43. #include "hw/acpi/acpi_dev_interface.h"
  44. #include "migration/vmstate.h"
  45. #include "hw/core/cpu.h"
  46. #include "trace.h"
  47. #include "qom/object.h"
  48. #define GPE_BASE 0xafe0
  49. #define GPE_LEN 4
  50. struct pci_status {
  51. uint32_t up; /* deprecated, maintained for migration compatibility */
  52. uint32_t down;
  53. };
  54. struct PIIX4PMState {
  55. /*< private >*/
  56. PCIDevice parent_obj;
  57. /*< public >*/
  58. MemoryRegion io;
  59. uint32_t io_base;
  60. MemoryRegion io_gpe;
  61. ACPIREGS ar;
  62. APMState apm;
  63. PMSMBus smb;
  64. uint32_t smb_io_base;
  65. qemu_irq irq;
  66. qemu_irq smi_irq;
  67. int smm_enabled;
  68. Notifier machine_ready;
  69. Notifier powerdown_notifier;
  70. AcpiPciHpState acpi_pci_hotplug;
  71. bool use_acpi_hotplug_bridge;
  72. bool use_acpi_root_pci_hotplug;
  73. uint8_t disable_s3;
  74. uint8_t disable_s4;
  75. uint8_t s4_val;
  76. bool cpu_hotplug_legacy;
  77. AcpiCpuHotplug gpe_cpu;
  78. CPUHotplugState cpuhp_state;
  79. MemHotplugState acpi_memory_hotplug;
  80. };
  81. OBJECT_DECLARE_SIMPLE_TYPE(PIIX4PMState, PIIX4_PM)
  82. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  83. PCIBus *bus, PIIX4PMState *s);
  84. #define ACPI_ENABLE 0xf1
  85. #define ACPI_DISABLE 0xf0
  86. static void pm_tmr_timer(ACPIREGS *ar)
  87. {
  88. PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
  89. acpi_update_sci(&s->ar, s->irq);
  90. }
  91. static void apm_ctrl_changed(uint32_t val, void *arg)
  92. {
  93. PIIX4PMState *s = arg;
  94. PCIDevice *d = PCI_DEVICE(s);
  95. /* ACPI specs 3.0, 4.7.2.5 */
  96. acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
  97. if (val == ACPI_ENABLE || val == ACPI_DISABLE) {
  98. return;
  99. }
  100. if (d->config[0x5b] & (1 << 1)) {
  101. if (s->smi_irq) {
  102. qemu_irq_raise(s->smi_irq);
  103. }
  104. }
  105. }
  106. static void pm_io_space_update(PIIX4PMState *s)
  107. {
  108. PCIDevice *d = PCI_DEVICE(s);
  109. s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
  110. s->io_base &= 0xffc0;
  111. memory_region_transaction_begin();
  112. memory_region_set_enabled(&s->io, d->config[0x80] & 1);
  113. memory_region_set_address(&s->io, s->io_base);
  114. memory_region_transaction_commit();
  115. }
  116. static void smbus_io_space_update(PIIX4PMState *s)
  117. {
  118. PCIDevice *d = PCI_DEVICE(s);
  119. s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
  120. s->smb_io_base &= 0xffc0;
  121. memory_region_transaction_begin();
  122. memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
  123. memory_region_set_address(&s->smb.io, s->smb_io_base);
  124. memory_region_transaction_commit();
  125. }
  126. static void pm_write_config(PCIDevice *d,
  127. uint32_t address, uint32_t val, int len)
  128. {
  129. pci_default_write_config(d, address, val, len);
  130. if (range_covers_byte(address, len, 0x80) ||
  131. ranges_overlap(address, len, 0x40, 4)) {
  132. pm_io_space_update((PIIX4PMState *)d);
  133. }
  134. if (range_covers_byte(address, len, 0xd2) ||
  135. ranges_overlap(address, len, 0x90, 4)) {
  136. smbus_io_space_update((PIIX4PMState *)d);
  137. }
  138. }
  139. static int vmstate_acpi_post_load(void *opaque, int version_id)
  140. {
  141. PIIX4PMState *s = opaque;
  142. pm_io_space_update(s);
  143. smbus_io_space_update(s);
  144. return 0;
  145. }
  146. #define VMSTATE_GPE_ARRAY(_field, _state) \
  147. { \
  148. .name = (stringify(_field)), \
  149. .version_id = 0, \
  150. .info = &vmstate_info_uint16, \
  151. .size = sizeof(uint16_t), \
  152. .flags = VMS_SINGLE | VMS_POINTER, \
  153. .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
  154. }
  155. static const VMStateDescription vmstate_gpe = {
  156. .name = "gpe",
  157. .version_id = 1,
  158. .minimum_version_id = 1,
  159. .fields = (VMStateField[]) {
  160. VMSTATE_GPE_ARRAY(sts, ACPIGPE),
  161. VMSTATE_GPE_ARRAY(en, ACPIGPE),
  162. VMSTATE_END_OF_LIST()
  163. }
  164. };
  165. static const VMStateDescription vmstate_pci_status = {
  166. .name = "pci_status",
  167. .version_id = 1,
  168. .minimum_version_id = 1,
  169. .fields = (VMStateField[]) {
  170. VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
  171. VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
  172. VMSTATE_END_OF_LIST()
  173. }
  174. };
  175. static bool vmstate_test_use_acpi_hotplug_bridge(void *opaque, int version_id)
  176. {
  177. PIIX4PMState *s = opaque;
  178. return s->use_acpi_hotplug_bridge;
  179. }
  180. static bool vmstate_test_no_use_acpi_hotplug_bridge(void *opaque,
  181. int version_id)
  182. {
  183. PIIX4PMState *s = opaque;
  184. return !s->use_acpi_hotplug_bridge;
  185. }
  186. static bool vmstate_test_use_memhp(void *opaque)
  187. {
  188. PIIX4PMState *s = opaque;
  189. return s->acpi_memory_hotplug.is_enabled;
  190. }
  191. static const VMStateDescription vmstate_memhp_state = {
  192. .name = "piix4_pm/memhp",
  193. .version_id = 1,
  194. .minimum_version_id = 1,
  195. .minimum_version_id_old = 1,
  196. .needed = vmstate_test_use_memhp,
  197. .fields = (VMStateField[]) {
  198. VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState),
  199. VMSTATE_END_OF_LIST()
  200. }
  201. };
  202. static bool vmstate_test_use_cpuhp(void *opaque)
  203. {
  204. PIIX4PMState *s = opaque;
  205. return !s->cpu_hotplug_legacy;
  206. }
  207. static int vmstate_cpuhp_pre_load(void *opaque)
  208. {
  209. Object *obj = OBJECT(opaque);
  210. object_property_set_bool(obj, "cpu-hotplug-legacy", false, &error_abort);
  211. return 0;
  212. }
  213. static const VMStateDescription vmstate_cpuhp_state = {
  214. .name = "piix4_pm/cpuhp",
  215. .version_id = 1,
  216. .minimum_version_id = 1,
  217. .minimum_version_id_old = 1,
  218. .needed = vmstate_test_use_cpuhp,
  219. .pre_load = vmstate_cpuhp_pre_load,
  220. .fields = (VMStateField[]) {
  221. VMSTATE_CPU_HOTPLUG(cpuhp_state, PIIX4PMState),
  222. VMSTATE_END_OF_LIST()
  223. }
  224. };
  225. static bool piix4_vmstate_need_smbus(void *opaque, int version_id)
  226. {
  227. return pm_smbus_vmstate_needed();
  228. }
  229. /* qemu-kvm 1.2 uses version 3 but advertised as 2
  230. * To support incoming qemu-kvm 1.2 migration, change version_id
  231. * and minimum_version_id to 2 below (which breaks migration from
  232. * qemu 1.2).
  233. *
  234. */
  235. static const VMStateDescription vmstate_acpi = {
  236. .name = "piix4_pm",
  237. .version_id = 3,
  238. .minimum_version_id = 3,
  239. .post_load = vmstate_acpi_post_load,
  240. .fields = (VMStateField[]) {
  241. VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
  242. VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
  243. VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
  244. VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
  245. VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
  246. VMSTATE_STRUCT_TEST(smb, PIIX4PMState, piix4_vmstate_need_smbus, 3,
  247. pmsmb_vmstate, PMSMBus),
  248. VMSTATE_TIMER_PTR(ar.tmr.timer, PIIX4PMState),
  249. VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
  250. VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
  251. VMSTATE_STRUCT_TEST(
  252. acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
  253. PIIX4PMState,
  254. vmstate_test_no_use_acpi_hotplug_bridge,
  255. 2, vmstate_pci_status,
  256. struct AcpiPciHpPciStatus),
  257. VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
  258. vmstate_test_use_acpi_hotplug_bridge),
  259. VMSTATE_END_OF_LIST()
  260. },
  261. .subsections = (const VMStateDescription*[]) {
  262. &vmstate_memhp_state,
  263. &vmstate_cpuhp_state,
  264. NULL
  265. }
  266. };
  267. static void piix4_pm_reset(DeviceState *dev)
  268. {
  269. PIIX4PMState *s = PIIX4_PM(dev);
  270. PCIDevice *d = PCI_DEVICE(s);
  271. uint8_t *pci_conf = d->config;
  272. pci_conf[0x58] = 0;
  273. pci_conf[0x59] = 0;
  274. pci_conf[0x5a] = 0;
  275. pci_conf[0x5b] = 0;
  276. pci_conf[0x40] = 0x01; /* PM io base read only bit */
  277. pci_conf[0x80] = 0;
  278. if (!s->smm_enabled) {
  279. /* Mark SMM as already inited (until KVM supports SMM). */
  280. pci_conf[0x5B] = 0x02;
  281. }
  282. pm_io_space_update(s);
  283. acpi_pcihp_reset(&s->acpi_pci_hotplug, !s->use_acpi_root_pci_hotplug);
  284. }
  285. static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
  286. {
  287. PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
  288. assert(s != NULL);
  289. acpi_pm1_evt_power_down(&s->ar);
  290. }
  291. static void piix4_device_pre_plug_cb(HotplugHandler *hotplug_dev,
  292. DeviceState *dev, Error **errp)
  293. {
  294. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  295. if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  296. acpi_pcihp_device_pre_plug_cb(hotplug_dev, dev, errp);
  297. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  298. if (!s->acpi_memory_hotplug.is_enabled) {
  299. error_setg(errp,
  300. "memory hotplug is not enabled: %s.memory-hotplug-support "
  301. "is not set", object_get_typename(OBJECT(s)));
  302. }
  303. } else if (
  304. !object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  305. error_setg(errp, "acpi: device pre plug request for not supported"
  306. " device type: %s", object_get_typename(OBJECT(dev)));
  307. }
  308. }
  309. static void piix4_device_plug_cb(HotplugHandler *hotplug_dev,
  310. DeviceState *dev, Error **errp)
  311. {
  312. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  313. if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  314. if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
  315. nvdimm_acpi_plug_cb(hotplug_dev, dev);
  316. } else {
  317. acpi_memory_plug_cb(hotplug_dev, &s->acpi_memory_hotplug,
  318. dev, errp);
  319. }
  320. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  321. acpi_pcihp_device_plug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev, errp);
  322. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  323. if (s->cpu_hotplug_legacy) {
  324. legacy_acpi_cpu_plug_cb(hotplug_dev, &s->gpe_cpu, dev, errp);
  325. } else {
  326. acpi_cpu_plug_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  327. }
  328. } else {
  329. g_assert_not_reached();
  330. }
  331. }
  332. static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev,
  333. DeviceState *dev, Error **errp)
  334. {
  335. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  336. if (s->acpi_memory_hotplug.is_enabled &&
  337. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  338. acpi_memory_unplug_request_cb(hotplug_dev, &s->acpi_memory_hotplug,
  339. dev, errp);
  340. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  341. acpi_pcihp_device_unplug_request_cb(hotplug_dev, &s->acpi_pci_hotplug,
  342. dev, errp);
  343. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  344. !s->cpu_hotplug_legacy) {
  345. acpi_cpu_unplug_request_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  346. } else {
  347. error_setg(errp, "acpi: device unplug request for not supported device"
  348. " type: %s", object_get_typename(OBJECT(dev)));
  349. }
  350. }
  351. static void piix4_device_unplug_cb(HotplugHandler *hotplug_dev,
  352. DeviceState *dev, Error **errp)
  353. {
  354. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  355. if (s->acpi_memory_hotplug.is_enabled &&
  356. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  357. acpi_memory_unplug_cb(&s->acpi_memory_hotplug, dev, errp);
  358. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  359. acpi_pcihp_device_unplug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev,
  360. errp);
  361. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  362. !s->cpu_hotplug_legacy) {
  363. acpi_cpu_unplug_cb(&s->cpuhp_state, dev, errp);
  364. } else {
  365. error_setg(errp, "acpi: device unplug for not supported device"
  366. " type: %s", object_get_typename(OBJECT(dev)));
  367. }
  368. }
  369. static void piix4_pm_machine_ready(Notifier *n, void *opaque)
  370. {
  371. PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
  372. PCIDevice *d = PCI_DEVICE(s);
  373. MemoryRegion *io_as = pci_address_space_io(d);
  374. uint8_t *pci_conf;
  375. pci_conf = d->config;
  376. pci_conf[0x5f] = 0x10 |
  377. (memory_region_present(io_as, 0x378) ? 0x80 : 0);
  378. pci_conf[0x63] = 0x60;
  379. pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
  380. (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
  381. }
  382. static void piix4_pm_add_properties(PIIX4PMState *s)
  383. {
  384. static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
  385. static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
  386. static const uint32_t gpe0_blk = GPE_BASE;
  387. static const uint32_t gpe0_blk_len = GPE_LEN;
  388. static const uint16_t sci_int = 9;
  389. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
  390. &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
  391. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
  392. &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
  393. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
  394. &gpe0_blk, OBJ_PROP_FLAG_READ);
  395. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
  396. &gpe0_blk_len, OBJ_PROP_FLAG_READ);
  397. object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
  398. &sci_int, OBJ_PROP_FLAG_READ);
  399. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
  400. &s->io_base, OBJ_PROP_FLAG_READ);
  401. }
  402. static void piix4_pm_realize(PCIDevice *dev, Error **errp)
  403. {
  404. PIIX4PMState *s = PIIX4_PM(dev);
  405. uint8_t *pci_conf;
  406. pci_conf = dev->config;
  407. pci_conf[0x06] = 0x80;
  408. pci_conf[0x07] = 0x02;
  409. pci_conf[0x09] = 0x00;
  410. pci_conf[0x3d] = 0x01; // interrupt pin 1
  411. /* APM */
  412. apm_init(dev, &s->apm, apm_ctrl_changed, s);
  413. if (!s->smm_enabled) {
  414. /* Mark SMM as already inited to prevent SMM from running. KVM does not
  415. * support SMM mode. */
  416. pci_conf[0x5B] = 0x02;
  417. }
  418. /* XXX: which specification is used ? The i82731AB has different
  419. mappings */
  420. pci_conf[0x90] = s->smb_io_base | 1;
  421. pci_conf[0x91] = s->smb_io_base >> 8;
  422. pci_conf[0xd2] = 0x09;
  423. pm_smbus_init(DEVICE(dev), &s->smb, true);
  424. memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
  425. memory_region_add_subregion(pci_address_space_io(dev),
  426. s->smb_io_base, &s->smb.io);
  427. memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
  428. memory_region_set_enabled(&s->io, false);
  429. memory_region_add_subregion(pci_address_space_io(dev),
  430. 0, &s->io);
  431. acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
  432. acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
  433. acpi_pm1_cnt_init(&s->ar, &s->io, s->disable_s3, s->disable_s4, s->s4_val);
  434. acpi_gpe_init(&s->ar, GPE_LEN);
  435. s->powerdown_notifier.notify = piix4_pm_powerdown_req;
  436. qemu_register_powerdown_notifier(&s->powerdown_notifier);
  437. s->machine_ready.notify = piix4_pm_machine_ready;
  438. qemu_add_machine_init_done_notifier(&s->machine_ready);
  439. piix4_acpi_system_hot_add_init(pci_address_space_io(dev),
  440. pci_get_bus(dev), s);
  441. qbus_set_hotplug_handler(BUS(pci_get_bus(dev)), OBJECT(s));
  442. piix4_pm_add_properties(s);
  443. }
  444. I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
  445. qemu_irq sci_irq, qemu_irq smi_irq,
  446. int smm_enabled, DeviceState **piix4_pm)
  447. {
  448. PCIDevice *pci_dev;
  449. DeviceState *dev;
  450. PIIX4PMState *s;
  451. pci_dev = pci_new(devfn, TYPE_PIIX4_PM);
  452. dev = DEVICE(pci_dev);
  453. qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
  454. if (piix4_pm) {
  455. *piix4_pm = dev;
  456. }
  457. s = PIIX4_PM(dev);
  458. s->irq = sci_irq;
  459. s->smi_irq = smi_irq;
  460. s->smm_enabled = smm_enabled;
  461. if (xen_enabled()) {
  462. s->use_acpi_hotplug_bridge = false;
  463. }
  464. pci_realize_and_unref(pci_dev, bus, &error_fatal);
  465. return s->smb.smbus;
  466. }
  467. static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
  468. {
  469. PIIX4PMState *s = opaque;
  470. uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
  471. trace_piix4_gpe_readb(addr, width, val);
  472. return val;
  473. }
  474. static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
  475. unsigned width)
  476. {
  477. PIIX4PMState *s = opaque;
  478. trace_piix4_gpe_writeb(addr, width, val);
  479. acpi_gpe_ioport_writeb(&s->ar, addr, val);
  480. acpi_update_sci(&s->ar, s->irq);
  481. }
  482. static const MemoryRegionOps piix4_gpe_ops = {
  483. .read = gpe_readb,
  484. .write = gpe_writeb,
  485. .valid.min_access_size = 1,
  486. .valid.max_access_size = 4,
  487. .impl.min_access_size = 1,
  488. .impl.max_access_size = 1,
  489. .endianness = DEVICE_LITTLE_ENDIAN,
  490. };
  491. static bool piix4_get_cpu_hotplug_legacy(Object *obj, Error **errp)
  492. {
  493. PIIX4PMState *s = PIIX4_PM(obj);
  494. return s->cpu_hotplug_legacy;
  495. }
  496. static void piix4_set_cpu_hotplug_legacy(Object *obj, bool value, Error **errp)
  497. {
  498. PIIX4PMState *s = PIIX4_PM(obj);
  499. assert(!value);
  500. if (s->cpu_hotplug_legacy && value == false) {
  501. acpi_switch_to_modern_cphp(&s->gpe_cpu, &s->cpuhp_state,
  502. PIIX4_CPU_HOTPLUG_IO_BASE);
  503. }
  504. s->cpu_hotplug_legacy = value;
  505. }
  506. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  507. PCIBus *bus, PIIX4PMState *s)
  508. {
  509. memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
  510. "acpi-gpe0", GPE_LEN);
  511. memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
  512. if (s->use_acpi_hotplug_bridge || s->use_acpi_root_pci_hotplug) {
  513. acpi_pcihp_init(OBJECT(s), &s->acpi_pci_hotplug, bus, parent,
  514. s->use_acpi_hotplug_bridge);
  515. }
  516. s->cpu_hotplug_legacy = true;
  517. object_property_add_bool(OBJECT(s), "cpu-hotplug-legacy",
  518. piix4_get_cpu_hotplug_legacy,
  519. piix4_set_cpu_hotplug_legacy);
  520. legacy_acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu,
  521. PIIX4_CPU_HOTPLUG_IO_BASE);
  522. if (s->acpi_memory_hotplug.is_enabled) {
  523. acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug,
  524. ACPI_MEMORY_HOTPLUG_BASE);
  525. }
  526. }
  527. static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
  528. {
  529. PIIX4PMState *s = PIIX4_PM(adev);
  530. acpi_memory_ospm_status(&s->acpi_memory_hotplug, list);
  531. if (!s->cpu_hotplug_legacy) {
  532. acpi_cpu_ospm_status(&s->cpuhp_state, list);
  533. }
  534. }
  535. static void piix4_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
  536. {
  537. PIIX4PMState *s = PIIX4_PM(adev);
  538. acpi_send_gpe_event(&s->ar, s->irq, ev);
  539. }
  540. static Property piix4_pm_properties[] = {
  541. DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
  542. DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
  543. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
  544. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
  545. DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
  546. use_acpi_hotplug_bridge, true),
  547. DEFINE_PROP_BOOL("acpi-root-pci-hotplug", PIIX4PMState,
  548. use_acpi_root_pci_hotplug, true),
  549. DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState,
  550. acpi_memory_hotplug.is_enabled, true),
  551. DEFINE_PROP_END_OF_LIST(),
  552. };
  553. static void piix4_pm_class_init(ObjectClass *klass, void *data)
  554. {
  555. DeviceClass *dc = DEVICE_CLASS(klass);
  556. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  557. HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
  558. AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
  559. k->realize = piix4_pm_realize;
  560. k->config_write = pm_write_config;
  561. k->vendor_id = PCI_VENDOR_ID_INTEL;
  562. k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
  563. k->revision = 0x03;
  564. k->class_id = PCI_CLASS_BRIDGE_OTHER;
  565. dc->reset = piix4_pm_reset;
  566. dc->desc = "PM";
  567. dc->vmsd = &vmstate_acpi;
  568. device_class_set_props(dc, piix4_pm_properties);
  569. /*
  570. * Reason: part of PIIX4 southbridge, needs to be wired up,
  571. * e.g. by mips_malta_init()
  572. */
  573. dc->user_creatable = false;
  574. dc->hotpluggable = false;
  575. hc->pre_plug = piix4_device_pre_plug_cb;
  576. hc->plug = piix4_device_plug_cb;
  577. hc->unplug_request = piix4_device_unplug_request_cb;
  578. hc->unplug = piix4_device_unplug_cb;
  579. adevc->ospm_status = piix4_ospm_status;
  580. adevc->send_event = piix4_send_gpe;
  581. adevc->madt_cpu = pc_madt_cpu_entry;
  582. }
  583. static const TypeInfo piix4_pm_info = {
  584. .name = TYPE_PIIX4_PM,
  585. .parent = TYPE_PCI_DEVICE,
  586. .instance_size = sizeof(PIIX4PMState),
  587. .class_init = piix4_pm_class_init,
  588. .interfaces = (InterfaceInfo[]) {
  589. { TYPE_HOTPLUG_HANDLER },
  590. { TYPE_ACPI_DEVICE_IF },
  591. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  592. { }
  593. }
  594. };
  595. static void piix4_pm_register_types(void)
  596. {
  597. type_register_static(&piix4_pm_info);
  598. }
  599. type_init(piix4_pm_register_types)