2
0

sdhci.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836
  1. /*
  2. * SD Association Host Standard Specification v2.0 controller emulation
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * Mitsyanko Igor <i.mitsyanko@samsung.com>
  6. * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
  7. *
  8. * Based on MMC controller for Samsung S5PC1xx-based board emulation
  9. * by Alexey Merkulov and Vladimir Monakhov.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  19. * See the GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "qemu/error-report.h"
  27. #include "qapi/error.h"
  28. #include "hw/irq.h"
  29. #include "hw/qdev-properties.h"
  30. #include "sysemu/dma.h"
  31. #include "qemu/timer.h"
  32. #include "qemu/bitops.h"
  33. #include "hw/sd/sdhci.h"
  34. #include "migration/vmstate.h"
  35. #include "sdhci-internal.h"
  36. #include "qemu/log.h"
  37. #include "qemu/module.h"
  38. #include "trace.h"
  39. #define TYPE_SDHCI_BUS "sdhci-bus"
  40. #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
  41. #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
  42. static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
  43. {
  44. return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
  45. }
  46. /* return true on error */
  47. static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
  48. uint8_t freq, Error **errp)
  49. {
  50. if (s->sd_spec_version >= 3) {
  51. return false;
  52. }
  53. switch (freq) {
  54. case 0:
  55. case 10 ... 63:
  56. break;
  57. default:
  58. error_setg(errp, "SD %s clock frequency can have value"
  59. "in range 0-63 only", desc);
  60. return true;
  61. }
  62. return false;
  63. }
  64. static void sdhci_check_capareg(SDHCIState *s, Error **errp)
  65. {
  66. uint64_t msk = s->capareg;
  67. uint32_t val;
  68. bool y;
  69. switch (s->sd_spec_version) {
  70. case 4:
  71. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
  72. trace_sdhci_capareg("64-bit system bus (v4)", val);
  73. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
  74. val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
  75. trace_sdhci_capareg("UHS-II", val);
  76. msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
  77. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
  78. trace_sdhci_capareg("ADMA3", val);
  79. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
  80. /* fallthrough */
  81. case 3:
  82. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
  83. trace_sdhci_capareg("async interrupt", val);
  84. msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
  85. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
  86. if (val) {
  87. error_setg(errp, "slot-type not supported");
  88. return;
  89. }
  90. trace_sdhci_capareg("slot type", val);
  91. msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
  92. if (val != 2) {
  93. val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
  94. trace_sdhci_capareg("8-bit bus", val);
  95. }
  96. msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
  97. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
  98. trace_sdhci_capareg("bus speed mask", val);
  99. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
  100. val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
  101. trace_sdhci_capareg("driver strength mask", val);
  102. msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
  103. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
  104. trace_sdhci_capareg("timer re-tuning", val);
  105. msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
  106. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
  107. trace_sdhci_capareg("use SDR50 tuning", val);
  108. msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
  109. val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
  110. trace_sdhci_capareg("re-tuning mode", val);
  111. msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
  112. val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
  113. trace_sdhci_capareg("clock multiplier", val);
  114. msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
  115. /* fallthrough */
  116. case 2: /* default version */
  117. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
  118. trace_sdhci_capareg("ADMA2", val);
  119. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
  120. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
  121. trace_sdhci_capareg("ADMA1", val);
  122. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
  123. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
  124. trace_sdhci_capareg("64-bit system bus (v3)", val);
  125. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
  126. /* fallthrough */
  127. case 1:
  128. y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
  129. msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
  130. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
  131. trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
  132. if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
  133. return;
  134. }
  135. msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
  136. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
  137. trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
  138. if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
  139. return;
  140. }
  141. msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
  142. val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
  143. if (val >= 3) {
  144. error_setg(errp, "block size can be 512, 1024 or 2048 only");
  145. return;
  146. }
  147. trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
  148. msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
  149. val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
  150. trace_sdhci_capareg("high speed", val);
  151. msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
  152. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
  153. trace_sdhci_capareg("SDMA", val);
  154. msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
  155. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
  156. trace_sdhci_capareg("suspend/resume", val);
  157. msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
  158. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
  159. trace_sdhci_capareg("3.3v", val);
  160. msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
  161. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
  162. trace_sdhci_capareg("3.0v", val);
  163. msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
  164. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
  165. trace_sdhci_capareg("1.8v", val);
  166. msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
  167. break;
  168. default:
  169. error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
  170. }
  171. if (msk) {
  172. qemu_log_mask(LOG_UNIMP,
  173. "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
  174. }
  175. }
  176. static uint8_t sdhci_slotint(SDHCIState *s)
  177. {
  178. return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
  179. ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
  180. ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
  181. }
  182. static inline void sdhci_update_irq(SDHCIState *s)
  183. {
  184. qemu_set_irq(s->irq, sdhci_slotint(s));
  185. }
  186. static void sdhci_raise_insertion_irq(void *opaque)
  187. {
  188. SDHCIState *s = (SDHCIState *)opaque;
  189. if (s->norintsts & SDHC_NIS_REMOVE) {
  190. timer_mod(s->insert_timer,
  191. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  192. } else {
  193. s->prnsts = 0x1ff0000;
  194. if (s->norintstsen & SDHC_NISEN_INSERT) {
  195. s->norintsts |= SDHC_NIS_INSERT;
  196. }
  197. sdhci_update_irq(s);
  198. }
  199. }
  200. static void sdhci_set_inserted(DeviceState *dev, bool level)
  201. {
  202. SDHCIState *s = (SDHCIState *)dev;
  203. trace_sdhci_set_inserted(level ? "insert" : "eject");
  204. if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
  205. /* Give target some time to notice card ejection */
  206. timer_mod(s->insert_timer,
  207. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  208. } else {
  209. if (level) {
  210. s->prnsts = 0x1ff0000;
  211. if (s->norintstsen & SDHC_NISEN_INSERT) {
  212. s->norintsts |= SDHC_NIS_INSERT;
  213. }
  214. } else {
  215. s->prnsts = 0x1fa0000;
  216. s->pwrcon &= ~SDHC_POWER_ON;
  217. s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
  218. if (s->norintstsen & SDHC_NISEN_REMOVE) {
  219. s->norintsts |= SDHC_NIS_REMOVE;
  220. }
  221. }
  222. sdhci_update_irq(s);
  223. }
  224. }
  225. static void sdhci_set_readonly(DeviceState *dev, bool level)
  226. {
  227. SDHCIState *s = (SDHCIState *)dev;
  228. if (level) {
  229. s->prnsts &= ~SDHC_WRITE_PROTECT;
  230. } else {
  231. /* Write enabled */
  232. s->prnsts |= SDHC_WRITE_PROTECT;
  233. }
  234. }
  235. static void sdhci_reset(SDHCIState *s)
  236. {
  237. DeviceState *dev = DEVICE(s);
  238. timer_del(s->insert_timer);
  239. timer_del(s->transfer_timer);
  240. /* Set all registers to 0. Capabilities/Version registers are not cleared
  241. * and assumed to always preserve their value, given to them during
  242. * initialization */
  243. memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
  244. /* Reset other state based on current card insertion/readonly status */
  245. sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  246. sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  247. s->data_count = 0;
  248. s->stopped_state = sdhc_not_stopped;
  249. s->pending_insert_state = false;
  250. }
  251. static void sdhci_poweron_reset(DeviceState *dev)
  252. {
  253. /* QOM (ie power-on) reset. This is identical to reset
  254. * commanded via device register apart from handling of the
  255. * 'pending insert on powerup' quirk.
  256. */
  257. SDHCIState *s = (SDHCIState *)dev;
  258. sdhci_reset(s);
  259. if (s->pending_insert_quirk) {
  260. s->pending_insert_state = true;
  261. }
  262. }
  263. static void sdhci_data_transfer(void *opaque);
  264. static void sdhci_send_command(SDHCIState *s)
  265. {
  266. SDRequest request;
  267. uint8_t response[16];
  268. int rlen;
  269. s->errintsts = 0;
  270. s->acmd12errsts = 0;
  271. request.cmd = s->cmdreg >> 8;
  272. request.arg = s->argument;
  273. trace_sdhci_send_command(request.cmd, request.arg);
  274. rlen = sdbus_do_command(&s->sdbus, &request, response);
  275. if (s->cmdreg & SDHC_CMD_RESPONSE) {
  276. if (rlen == 4) {
  277. s->rspreg[0] = ldl_be_p(response);
  278. s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
  279. trace_sdhci_response4(s->rspreg[0]);
  280. } else if (rlen == 16) {
  281. s->rspreg[0] = ldl_be_p(&response[11]);
  282. s->rspreg[1] = ldl_be_p(&response[7]);
  283. s->rspreg[2] = ldl_be_p(&response[3]);
  284. s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
  285. response[2];
  286. trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
  287. s->rspreg[1], s->rspreg[0]);
  288. } else {
  289. trace_sdhci_error("timeout waiting for command response");
  290. if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
  291. s->errintsts |= SDHC_EIS_CMDTIMEOUT;
  292. s->norintsts |= SDHC_NIS_ERR;
  293. }
  294. }
  295. if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  296. (s->norintstsen & SDHC_NISEN_TRSCMP) &&
  297. (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
  298. s->norintsts |= SDHC_NIS_TRSCMP;
  299. }
  300. }
  301. if (s->norintstsen & SDHC_NISEN_CMDCMP) {
  302. s->norintsts |= SDHC_NIS_CMDCMP;
  303. }
  304. sdhci_update_irq(s);
  305. if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
  306. s->data_count = 0;
  307. sdhci_data_transfer(s);
  308. }
  309. }
  310. static void sdhci_end_transfer(SDHCIState *s)
  311. {
  312. /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
  313. if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
  314. SDRequest request;
  315. uint8_t response[16];
  316. request.cmd = 0x0C;
  317. request.arg = 0;
  318. trace_sdhci_end_transfer(request.cmd, request.arg);
  319. sdbus_do_command(&s->sdbus, &request, response);
  320. /* Auto CMD12 response goes to the upper Response register */
  321. s->rspreg[3] = ldl_be_p(response);
  322. }
  323. s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
  324. SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
  325. SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
  326. if (s->norintstsen & SDHC_NISEN_TRSCMP) {
  327. s->norintsts |= SDHC_NIS_TRSCMP;
  328. }
  329. sdhci_update_irq(s);
  330. }
  331. /*
  332. * Programmed i/o data transfer
  333. */
  334. #define BLOCK_SIZE_MASK (4 * KiB - 1)
  335. /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
  336. static void sdhci_read_block_from_card(SDHCIState *s)
  337. {
  338. int index = 0;
  339. uint8_t data;
  340. const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
  341. if ((s->trnmod & SDHC_TRNS_MULTI) &&
  342. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
  343. return;
  344. }
  345. for (index = 0; index < blk_size; index++) {
  346. data = sdbus_read_data(&s->sdbus);
  347. if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  348. /* Device is not in tuning */
  349. s->fifo_buffer[index] = data;
  350. }
  351. }
  352. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  353. /* Device is in tuning */
  354. s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
  355. s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
  356. s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
  357. SDHC_DATA_INHIBIT);
  358. goto read_done;
  359. }
  360. /* New data now available for READ through Buffer Port Register */
  361. s->prnsts |= SDHC_DATA_AVAILABLE;
  362. if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
  363. s->norintsts |= SDHC_NIS_RBUFRDY;
  364. }
  365. /* Clear DAT line active status if that was the last block */
  366. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  367. ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
  368. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  369. }
  370. /* If stop at block gap request was set and it's not the last block of
  371. * data - generate Block Event interrupt */
  372. if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
  373. s->blkcnt != 1) {
  374. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  375. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  376. s->norintsts |= SDHC_EIS_BLKGAP;
  377. }
  378. }
  379. read_done:
  380. sdhci_update_irq(s);
  381. }
  382. /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
  383. static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
  384. {
  385. uint32_t value = 0;
  386. int i;
  387. /* first check that a valid data exists in host controller input buffer */
  388. if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
  389. trace_sdhci_error("read from empty buffer");
  390. return 0;
  391. }
  392. for (i = 0; i < size; i++) {
  393. value |= s->fifo_buffer[s->data_count] << i * 8;
  394. s->data_count++;
  395. /* check if we've read all valid data (blksize bytes) from buffer */
  396. if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
  397. trace_sdhci_read_dataport(s->data_count);
  398. s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
  399. s->data_count = 0; /* next buff read must start at position [0] */
  400. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  401. s->blkcnt--;
  402. }
  403. /* if that was the last block of data */
  404. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  405. ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
  406. /* stop at gap request */
  407. (s->stopped_state == sdhc_gap_read &&
  408. !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
  409. sdhci_end_transfer(s);
  410. } else { /* if there are more data, read next block from card */
  411. sdhci_read_block_from_card(s);
  412. }
  413. break;
  414. }
  415. }
  416. return value;
  417. }
  418. /* Write data from host controller FIFO to card */
  419. static void sdhci_write_block_to_card(SDHCIState *s)
  420. {
  421. int index = 0;
  422. if (s->prnsts & SDHC_SPACE_AVAILABLE) {
  423. if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  424. s->norintsts |= SDHC_NIS_WBUFRDY;
  425. }
  426. sdhci_update_irq(s);
  427. return;
  428. }
  429. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  430. if (s->blkcnt == 0) {
  431. return;
  432. } else {
  433. s->blkcnt--;
  434. }
  435. }
  436. for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
  437. sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
  438. }
  439. /* Next data can be written through BUFFER DATORT register */
  440. s->prnsts |= SDHC_SPACE_AVAILABLE;
  441. /* Finish transfer if that was the last block of data */
  442. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  443. ((s->trnmod & SDHC_TRNS_MULTI) &&
  444. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
  445. sdhci_end_transfer(s);
  446. } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  447. s->norintsts |= SDHC_NIS_WBUFRDY;
  448. }
  449. /* Generate Block Gap Event if requested and if not the last block */
  450. if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
  451. s->blkcnt > 0) {
  452. s->prnsts &= ~SDHC_DOING_WRITE;
  453. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  454. s->norintsts |= SDHC_EIS_BLKGAP;
  455. }
  456. sdhci_end_transfer(s);
  457. }
  458. sdhci_update_irq(s);
  459. }
  460. /* Write @size bytes of @value data to host controller @s Buffer Data Port
  461. * register */
  462. static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
  463. {
  464. unsigned i;
  465. /* Check that there is free space left in a buffer */
  466. if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
  467. trace_sdhci_error("Can't write to data buffer: buffer full");
  468. return;
  469. }
  470. for (i = 0; i < size; i++) {
  471. s->fifo_buffer[s->data_count] = value & 0xFF;
  472. s->data_count++;
  473. value >>= 8;
  474. if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
  475. trace_sdhci_write_dataport(s->data_count);
  476. s->data_count = 0;
  477. s->prnsts &= ~SDHC_SPACE_AVAILABLE;
  478. if (s->prnsts & SDHC_DOING_WRITE) {
  479. sdhci_write_block_to_card(s);
  480. }
  481. }
  482. }
  483. }
  484. /*
  485. * Single DMA data transfer
  486. */
  487. /* Multi block SDMA transfer */
  488. static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
  489. {
  490. bool page_aligned = false;
  491. unsigned int n, begin;
  492. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  493. uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
  494. uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
  495. if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
  496. qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
  497. return;
  498. }
  499. /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
  500. * possible stop at page boundary if initial address is not page aligned,
  501. * allow them to work properly */
  502. if ((s->sdmasysad % boundary_chk) == 0) {
  503. page_aligned = true;
  504. }
  505. if (s->trnmod & SDHC_TRNS_READ) {
  506. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  507. SDHC_DAT_LINE_ACTIVE;
  508. while (s->blkcnt) {
  509. if (s->data_count == 0) {
  510. for (n = 0; n < block_size; n++) {
  511. s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
  512. }
  513. }
  514. begin = s->data_count;
  515. if (((boundary_count + begin) < block_size) && page_aligned) {
  516. s->data_count = boundary_count + begin;
  517. boundary_count = 0;
  518. } else {
  519. s->data_count = block_size;
  520. boundary_count -= block_size - begin;
  521. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  522. s->blkcnt--;
  523. }
  524. }
  525. dma_memory_write(s->dma_as, s->sdmasysad,
  526. &s->fifo_buffer[begin], s->data_count - begin);
  527. s->sdmasysad += s->data_count - begin;
  528. if (s->data_count == block_size) {
  529. s->data_count = 0;
  530. }
  531. if (page_aligned && boundary_count == 0) {
  532. break;
  533. }
  534. }
  535. } else {
  536. s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
  537. SDHC_DAT_LINE_ACTIVE;
  538. while (s->blkcnt) {
  539. begin = s->data_count;
  540. if (((boundary_count + begin) < block_size) && page_aligned) {
  541. s->data_count = boundary_count + begin;
  542. boundary_count = 0;
  543. } else {
  544. s->data_count = block_size;
  545. boundary_count -= block_size - begin;
  546. }
  547. dma_memory_read(s->dma_as, s->sdmasysad,
  548. &s->fifo_buffer[begin], s->data_count - begin);
  549. s->sdmasysad += s->data_count - begin;
  550. if (s->data_count == block_size) {
  551. for (n = 0; n < block_size; n++) {
  552. sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
  553. }
  554. s->data_count = 0;
  555. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  556. s->blkcnt--;
  557. }
  558. }
  559. if (page_aligned && boundary_count == 0) {
  560. break;
  561. }
  562. }
  563. }
  564. if (s->blkcnt == 0) {
  565. sdhci_end_transfer(s);
  566. } else {
  567. if (s->norintstsen & SDHC_NISEN_DMA) {
  568. s->norintsts |= SDHC_NIS_DMA;
  569. }
  570. sdhci_update_irq(s);
  571. }
  572. }
  573. /* single block SDMA transfer */
  574. static void sdhci_sdma_transfer_single_block(SDHCIState *s)
  575. {
  576. int n;
  577. uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
  578. if (s->trnmod & SDHC_TRNS_READ) {
  579. for (n = 0; n < datacnt; n++) {
  580. s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
  581. }
  582. dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
  583. } else {
  584. dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
  585. for (n = 0; n < datacnt; n++) {
  586. sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
  587. }
  588. }
  589. s->blkcnt--;
  590. sdhci_end_transfer(s);
  591. }
  592. typedef struct ADMADescr {
  593. hwaddr addr;
  594. uint16_t length;
  595. uint8_t attr;
  596. uint8_t incr;
  597. } ADMADescr;
  598. static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
  599. {
  600. uint32_t adma1 = 0;
  601. uint64_t adma2 = 0;
  602. hwaddr entry_addr = (hwaddr)s->admasysaddr;
  603. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  604. case SDHC_CTRL_ADMA2_32:
  605. dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
  606. sizeof(adma2));
  607. adma2 = le64_to_cpu(adma2);
  608. /* The spec does not specify endianness of descriptor table.
  609. * We currently assume that it is LE.
  610. */
  611. dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
  612. dscr->length = (uint16_t)extract64(adma2, 16, 16);
  613. dscr->attr = (uint8_t)extract64(adma2, 0, 7);
  614. dscr->incr = 8;
  615. break;
  616. case SDHC_CTRL_ADMA1_32:
  617. dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
  618. sizeof(adma1));
  619. adma1 = le32_to_cpu(adma1);
  620. dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
  621. dscr->attr = (uint8_t)extract32(adma1, 0, 7);
  622. dscr->incr = 4;
  623. if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
  624. dscr->length = (uint16_t)extract32(adma1, 12, 16);
  625. } else {
  626. dscr->length = 4 * KiB;
  627. }
  628. break;
  629. case SDHC_CTRL_ADMA2_64:
  630. dma_memory_read(s->dma_as, entry_addr,
  631. (uint8_t *)(&dscr->attr), 1);
  632. dma_memory_read(s->dma_as, entry_addr + 2,
  633. (uint8_t *)(&dscr->length), 2);
  634. dscr->length = le16_to_cpu(dscr->length);
  635. dma_memory_read(s->dma_as, entry_addr + 4,
  636. (uint8_t *)(&dscr->addr), 8);
  637. dscr->addr = le64_to_cpu(dscr->addr);
  638. dscr->attr &= (uint8_t) ~0xC0;
  639. dscr->incr = 12;
  640. break;
  641. }
  642. }
  643. /* Advanced DMA data transfer */
  644. static void sdhci_do_adma(SDHCIState *s)
  645. {
  646. unsigned int n, begin, length;
  647. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  648. ADMADescr dscr = {};
  649. int i;
  650. for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
  651. s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
  652. get_adma_description(s, &dscr);
  653. trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
  654. if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
  655. /* Indicate that error occurred in ST_FDS state */
  656. s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
  657. s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
  658. /* Generate ADMA error interrupt */
  659. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  660. s->errintsts |= SDHC_EIS_ADMAERR;
  661. s->norintsts |= SDHC_NIS_ERR;
  662. }
  663. sdhci_update_irq(s);
  664. return;
  665. }
  666. length = dscr.length ? dscr.length : 64 * KiB;
  667. switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
  668. case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
  669. if (s->trnmod & SDHC_TRNS_READ) {
  670. while (length) {
  671. if (s->data_count == 0) {
  672. for (n = 0; n < block_size; n++) {
  673. s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
  674. }
  675. }
  676. begin = s->data_count;
  677. if ((length + begin) < block_size) {
  678. s->data_count = length + begin;
  679. length = 0;
  680. } else {
  681. s->data_count = block_size;
  682. length -= block_size - begin;
  683. }
  684. dma_memory_write(s->dma_as, dscr.addr,
  685. &s->fifo_buffer[begin],
  686. s->data_count - begin);
  687. dscr.addr += s->data_count - begin;
  688. if (s->data_count == block_size) {
  689. s->data_count = 0;
  690. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  691. s->blkcnt--;
  692. if (s->blkcnt == 0) {
  693. break;
  694. }
  695. }
  696. }
  697. }
  698. } else {
  699. while (length) {
  700. begin = s->data_count;
  701. if ((length + begin) < block_size) {
  702. s->data_count = length + begin;
  703. length = 0;
  704. } else {
  705. s->data_count = block_size;
  706. length -= block_size - begin;
  707. }
  708. dma_memory_read(s->dma_as, dscr.addr,
  709. &s->fifo_buffer[begin],
  710. s->data_count - begin);
  711. dscr.addr += s->data_count - begin;
  712. if (s->data_count == block_size) {
  713. for (n = 0; n < block_size; n++) {
  714. sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
  715. }
  716. s->data_count = 0;
  717. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  718. s->blkcnt--;
  719. if (s->blkcnt == 0) {
  720. break;
  721. }
  722. }
  723. }
  724. }
  725. }
  726. s->admasysaddr += dscr.incr;
  727. break;
  728. case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
  729. s->admasysaddr = dscr.addr;
  730. trace_sdhci_adma("link", s->admasysaddr);
  731. break;
  732. default:
  733. s->admasysaddr += dscr.incr;
  734. break;
  735. }
  736. if (dscr.attr & SDHC_ADMA_ATTR_INT) {
  737. trace_sdhci_adma("interrupt", s->admasysaddr);
  738. if (s->norintstsen & SDHC_NISEN_DMA) {
  739. s->norintsts |= SDHC_NIS_DMA;
  740. }
  741. sdhci_update_irq(s);
  742. }
  743. /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
  744. if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  745. (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
  746. trace_sdhci_adma_transfer_completed();
  747. if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
  748. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  749. s->blkcnt != 0)) {
  750. trace_sdhci_error("SD/MMC host ADMA length mismatch");
  751. s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
  752. SDHC_ADMAERR_STATE_ST_TFR;
  753. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  754. trace_sdhci_error("Set ADMA error flag");
  755. s->errintsts |= SDHC_EIS_ADMAERR;
  756. s->norintsts |= SDHC_NIS_ERR;
  757. }
  758. sdhci_update_irq(s);
  759. }
  760. sdhci_end_transfer(s);
  761. return;
  762. }
  763. }
  764. /* we have unfinished business - reschedule to continue ADMA */
  765. timer_mod(s->transfer_timer,
  766. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
  767. }
  768. /* Perform data transfer according to controller configuration */
  769. static void sdhci_data_transfer(void *opaque)
  770. {
  771. SDHCIState *s = (SDHCIState *)opaque;
  772. if (s->trnmod & SDHC_TRNS_DMA) {
  773. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  774. case SDHC_CTRL_SDMA:
  775. if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
  776. sdhci_sdma_transfer_single_block(s);
  777. } else {
  778. sdhci_sdma_transfer_multi_blocks(s);
  779. }
  780. break;
  781. case SDHC_CTRL_ADMA1_32:
  782. if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
  783. trace_sdhci_error("ADMA1 not supported");
  784. break;
  785. }
  786. sdhci_do_adma(s);
  787. break;
  788. case SDHC_CTRL_ADMA2_32:
  789. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
  790. trace_sdhci_error("ADMA2 not supported");
  791. break;
  792. }
  793. sdhci_do_adma(s);
  794. break;
  795. case SDHC_CTRL_ADMA2_64:
  796. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
  797. !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
  798. trace_sdhci_error("64 bit ADMA not supported");
  799. break;
  800. }
  801. sdhci_do_adma(s);
  802. break;
  803. default:
  804. trace_sdhci_error("Unsupported DMA type");
  805. break;
  806. }
  807. } else {
  808. if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
  809. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  810. SDHC_DAT_LINE_ACTIVE;
  811. sdhci_read_block_from_card(s);
  812. } else {
  813. s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
  814. SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
  815. sdhci_write_block_to_card(s);
  816. }
  817. }
  818. }
  819. static bool sdhci_can_issue_command(SDHCIState *s)
  820. {
  821. if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
  822. (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
  823. ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
  824. ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
  825. !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
  826. return false;
  827. }
  828. return true;
  829. }
  830. /* The Buffer Data Port register must be accessed in sequential and
  831. * continuous manner */
  832. static inline bool
  833. sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
  834. {
  835. if ((s->data_count & 0x3) != byte_num) {
  836. trace_sdhci_error("Non-sequential access to Buffer Data Port register"
  837. "is prohibited\n");
  838. return false;
  839. }
  840. return true;
  841. }
  842. static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
  843. {
  844. SDHCIState *s = (SDHCIState *)opaque;
  845. uint32_t ret = 0;
  846. switch (offset & ~0x3) {
  847. case SDHC_SYSAD:
  848. ret = s->sdmasysad;
  849. break;
  850. case SDHC_BLKSIZE:
  851. ret = s->blksize | (s->blkcnt << 16);
  852. break;
  853. case SDHC_ARGUMENT:
  854. ret = s->argument;
  855. break;
  856. case SDHC_TRNMOD:
  857. ret = s->trnmod | (s->cmdreg << 16);
  858. break;
  859. case SDHC_RSPREG0 ... SDHC_RSPREG3:
  860. ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
  861. break;
  862. case SDHC_BDATA:
  863. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  864. ret = sdhci_read_dataport(s, size);
  865. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  866. return ret;
  867. }
  868. break;
  869. case SDHC_PRNSTS:
  870. ret = s->prnsts;
  871. ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
  872. sdbus_get_dat_lines(&s->sdbus));
  873. ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
  874. sdbus_get_cmd_line(&s->sdbus));
  875. break;
  876. case SDHC_HOSTCTL:
  877. ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
  878. (s->wakcon << 24);
  879. break;
  880. case SDHC_CLKCON:
  881. ret = s->clkcon | (s->timeoutcon << 16);
  882. break;
  883. case SDHC_NORINTSTS:
  884. ret = s->norintsts | (s->errintsts << 16);
  885. break;
  886. case SDHC_NORINTSTSEN:
  887. ret = s->norintstsen | (s->errintstsen << 16);
  888. break;
  889. case SDHC_NORINTSIGEN:
  890. ret = s->norintsigen | (s->errintsigen << 16);
  891. break;
  892. case SDHC_ACMD12ERRSTS:
  893. ret = s->acmd12errsts | (s->hostctl2 << 16);
  894. break;
  895. case SDHC_CAPAB:
  896. ret = (uint32_t)s->capareg;
  897. break;
  898. case SDHC_CAPAB + 4:
  899. ret = (uint32_t)(s->capareg >> 32);
  900. break;
  901. case SDHC_MAXCURR:
  902. ret = (uint32_t)s->maxcurr;
  903. break;
  904. case SDHC_MAXCURR + 4:
  905. ret = (uint32_t)(s->maxcurr >> 32);
  906. break;
  907. case SDHC_ADMAERR:
  908. ret = s->admaerr;
  909. break;
  910. case SDHC_ADMASYSADDR:
  911. ret = (uint32_t)s->admasysaddr;
  912. break;
  913. case SDHC_ADMASYSADDR + 4:
  914. ret = (uint32_t)(s->admasysaddr >> 32);
  915. break;
  916. case SDHC_SLOT_INT_STATUS:
  917. ret = (s->version << 16) | sdhci_slotint(s);
  918. break;
  919. default:
  920. qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
  921. "not implemented\n", size, offset);
  922. break;
  923. }
  924. ret >>= (offset & 0x3) * 8;
  925. ret &= (1ULL << (size * 8)) - 1;
  926. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  927. return ret;
  928. }
  929. static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
  930. {
  931. if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
  932. return;
  933. }
  934. s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
  935. if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
  936. (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
  937. if (s->stopped_state == sdhc_gap_read) {
  938. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
  939. sdhci_read_block_from_card(s);
  940. } else {
  941. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
  942. sdhci_write_block_to_card(s);
  943. }
  944. s->stopped_state = sdhc_not_stopped;
  945. } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
  946. if (s->prnsts & SDHC_DOING_READ) {
  947. s->stopped_state = sdhc_gap_read;
  948. } else if (s->prnsts & SDHC_DOING_WRITE) {
  949. s->stopped_state = sdhc_gap_write;
  950. }
  951. }
  952. }
  953. static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
  954. {
  955. switch (value) {
  956. case SDHC_RESET_ALL:
  957. sdhci_reset(s);
  958. break;
  959. case SDHC_RESET_CMD:
  960. s->prnsts &= ~SDHC_CMD_INHIBIT;
  961. s->norintsts &= ~SDHC_NIS_CMDCMP;
  962. break;
  963. case SDHC_RESET_DATA:
  964. s->data_count = 0;
  965. s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
  966. SDHC_DOING_READ | SDHC_DOING_WRITE |
  967. SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
  968. s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
  969. s->stopped_state = sdhc_not_stopped;
  970. s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
  971. SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
  972. break;
  973. }
  974. }
  975. static void
  976. sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  977. {
  978. SDHCIState *s = (SDHCIState *)opaque;
  979. unsigned shift = 8 * (offset & 0x3);
  980. uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
  981. uint32_t value = val;
  982. value <<= shift;
  983. switch (offset & ~0x3) {
  984. case SDHC_SYSAD:
  985. s->sdmasysad = (s->sdmasysad & mask) | value;
  986. MASKED_WRITE(s->sdmasysad, mask, value);
  987. /* Writing to last byte of sdmasysad might trigger transfer */
  988. if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
  989. s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
  990. if (s->trnmod & SDHC_TRNS_MULTI) {
  991. sdhci_sdma_transfer_multi_blocks(s);
  992. } else {
  993. sdhci_sdma_transfer_single_block(s);
  994. }
  995. }
  996. break;
  997. case SDHC_BLKSIZE:
  998. if (!TRANSFERRING_DATA(s->prnsts)) {
  999. MASKED_WRITE(s->blksize, mask, value);
  1000. MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
  1001. }
  1002. /* Limit block size to the maximum buffer size */
  1003. if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
  1004. qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
  1005. "the maximum buffer 0x%x", __func__, s->blksize,
  1006. s->buf_maxsz);
  1007. s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
  1008. }
  1009. break;
  1010. case SDHC_ARGUMENT:
  1011. MASKED_WRITE(s->argument, mask, value);
  1012. break;
  1013. case SDHC_TRNMOD:
  1014. /* DMA can be enabled only if it is supported as indicated by
  1015. * capabilities register */
  1016. if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
  1017. value &= ~SDHC_TRNS_DMA;
  1018. }
  1019. MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
  1020. MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
  1021. /* Writing to the upper byte of CMDREG triggers SD command generation */
  1022. if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
  1023. break;
  1024. }
  1025. sdhci_send_command(s);
  1026. break;
  1027. case SDHC_BDATA:
  1028. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  1029. sdhci_write_dataport(s, value >> shift, size);
  1030. }
  1031. break;
  1032. case SDHC_HOSTCTL:
  1033. if (!(mask & 0xFF0000)) {
  1034. sdhci_blkgap_write(s, value >> 16);
  1035. }
  1036. MASKED_WRITE(s->hostctl1, mask, value);
  1037. MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
  1038. MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
  1039. if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
  1040. !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
  1041. s->pwrcon &= ~SDHC_POWER_ON;
  1042. }
  1043. break;
  1044. case SDHC_CLKCON:
  1045. if (!(mask & 0xFF000000)) {
  1046. sdhci_reset_write(s, value >> 24);
  1047. }
  1048. MASKED_WRITE(s->clkcon, mask, value);
  1049. MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
  1050. if (s->clkcon & SDHC_CLOCK_INT_EN) {
  1051. s->clkcon |= SDHC_CLOCK_INT_STABLE;
  1052. } else {
  1053. s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
  1054. }
  1055. break;
  1056. case SDHC_NORINTSTS:
  1057. if (s->norintstsen & SDHC_NISEN_CARDINT) {
  1058. value &= ~SDHC_NIS_CARDINT;
  1059. }
  1060. s->norintsts &= mask | ~value;
  1061. s->errintsts &= (mask >> 16) | ~(value >> 16);
  1062. if (s->errintsts) {
  1063. s->norintsts |= SDHC_NIS_ERR;
  1064. } else {
  1065. s->norintsts &= ~SDHC_NIS_ERR;
  1066. }
  1067. sdhci_update_irq(s);
  1068. break;
  1069. case SDHC_NORINTSTSEN:
  1070. MASKED_WRITE(s->norintstsen, mask, value);
  1071. MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
  1072. s->norintsts &= s->norintstsen;
  1073. s->errintsts &= s->errintstsen;
  1074. if (s->errintsts) {
  1075. s->norintsts |= SDHC_NIS_ERR;
  1076. } else {
  1077. s->norintsts &= ~SDHC_NIS_ERR;
  1078. }
  1079. /* Quirk for Raspberry Pi: pending card insert interrupt
  1080. * appears when first enabled after power on */
  1081. if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
  1082. assert(s->pending_insert_quirk);
  1083. s->norintsts |= SDHC_NIS_INSERT;
  1084. s->pending_insert_state = false;
  1085. }
  1086. sdhci_update_irq(s);
  1087. break;
  1088. case SDHC_NORINTSIGEN:
  1089. MASKED_WRITE(s->norintsigen, mask, value);
  1090. MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
  1091. sdhci_update_irq(s);
  1092. break;
  1093. case SDHC_ADMAERR:
  1094. MASKED_WRITE(s->admaerr, mask, value);
  1095. break;
  1096. case SDHC_ADMASYSADDR:
  1097. s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
  1098. (uint64_t)mask)) | (uint64_t)value;
  1099. break;
  1100. case SDHC_ADMASYSADDR + 4:
  1101. s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
  1102. ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
  1103. break;
  1104. case SDHC_FEAER:
  1105. s->acmd12errsts |= value;
  1106. s->errintsts |= (value >> 16) & s->errintstsen;
  1107. if (s->acmd12errsts) {
  1108. s->errintsts |= SDHC_EIS_CMD12ERR;
  1109. }
  1110. if (s->errintsts) {
  1111. s->norintsts |= SDHC_NIS_ERR;
  1112. }
  1113. sdhci_update_irq(s);
  1114. break;
  1115. case SDHC_ACMD12ERRSTS:
  1116. MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
  1117. if (s->uhs_mode >= UHS_I) {
  1118. MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
  1119. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
  1120. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
  1121. } else {
  1122. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
  1123. }
  1124. }
  1125. break;
  1126. case SDHC_CAPAB:
  1127. case SDHC_CAPAB + 4:
  1128. case SDHC_MAXCURR:
  1129. case SDHC_MAXCURR + 4:
  1130. qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
  1131. " <- 0x%08x read-only\n", size, offset, value >> shift);
  1132. break;
  1133. default:
  1134. qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
  1135. "not implemented\n", size, offset, value >> shift);
  1136. break;
  1137. }
  1138. trace_sdhci_access("wr", size << 3, offset, "<-",
  1139. value >> shift, value >> shift);
  1140. }
  1141. static const MemoryRegionOps sdhci_mmio_ops = {
  1142. .read = sdhci_read,
  1143. .write = sdhci_write,
  1144. .valid = {
  1145. .min_access_size = 1,
  1146. .max_access_size = 4,
  1147. .unaligned = false
  1148. },
  1149. .endianness = DEVICE_LITTLE_ENDIAN,
  1150. };
  1151. static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
  1152. {
  1153. Error *local_err = NULL;
  1154. switch (s->sd_spec_version) {
  1155. case 2 ... 3:
  1156. break;
  1157. default:
  1158. error_setg(errp, "Only Spec v2/v3 are supported");
  1159. return;
  1160. }
  1161. s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
  1162. sdhci_check_capareg(s, &local_err);
  1163. if (local_err) {
  1164. error_propagate(errp, local_err);
  1165. return;
  1166. }
  1167. }
  1168. /* --- qdev common --- */
  1169. void sdhci_initfn(SDHCIState *s)
  1170. {
  1171. qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
  1172. TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
  1173. s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
  1174. s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
  1175. s->io_ops = &sdhci_mmio_ops;
  1176. }
  1177. void sdhci_uninitfn(SDHCIState *s)
  1178. {
  1179. timer_del(s->insert_timer);
  1180. timer_free(s->insert_timer);
  1181. timer_del(s->transfer_timer);
  1182. timer_free(s->transfer_timer);
  1183. g_free(s->fifo_buffer);
  1184. s->fifo_buffer = NULL;
  1185. }
  1186. void sdhci_common_realize(SDHCIState *s, Error **errp)
  1187. {
  1188. Error *local_err = NULL;
  1189. sdhci_init_readonly_registers(s, &local_err);
  1190. if (local_err) {
  1191. error_propagate(errp, local_err);
  1192. return;
  1193. }
  1194. s->buf_maxsz = sdhci_get_fifolen(s);
  1195. s->fifo_buffer = g_malloc0(s->buf_maxsz);
  1196. memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
  1197. SDHC_REGISTERS_MAP_SIZE);
  1198. }
  1199. void sdhci_common_unrealize(SDHCIState *s, Error **errp)
  1200. {
  1201. /* This function is expected to be called only once for each class:
  1202. * - SysBus: via DeviceClass->unrealize(),
  1203. * - PCI: via PCIDeviceClass->exit().
  1204. * However to avoid double-free and/or use-after-free we still nullify
  1205. * this variable (better safe than sorry!). */
  1206. g_free(s->fifo_buffer);
  1207. s->fifo_buffer = NULL;
  1208. }
  1209. static bool sdhci_pending_insert_vmstate_needed(void *opaque)
  1210. {
  1211. SDHCIState *s = opaque;
  1212. return s->pending_insert_state;
  1213. }
  1214. static const VMStateDescription sdhci_pending_insert_vmstate = {
  1215. .name = "sdhci/pending-insert",
  1216. .version_id = 1,
  1217. .minimum_version_id = 1,
  1218. .needed = sdhci_pending_insert_vmstate_needed,
  1219. .fields = (VMStateField[]) {
  1220. VMSTATE_BOOL(pending_insert_state, SDHCIState),
  1221. VMSTATE_END_OF_LIST()
  1222. },
  1223. };
  1224. const VMStateDescription sdhci_vmstate = {
  1225. .name = "sdhci",
  1226. .version_id = 1,
  1227. .minimum_version_id = 1,
  1228. .fields = (VMStateField[]) {
  1229. VMSTATE_UINT32(sdmasysad, SDHCIState),
  1230. VMSTATE_UINT16(blksize, SDHCIState),
  1231. VMSTATE_UINT16(blkcnt, SDHCIState),
  1232. VMSTATE_UINT32(argument, SDHCIState),
  1233. VMSTATE_UINT16(trnmod, SDHCIState),
  1234. VMSTATE_UINT16(cmdreg, SDHCIState),
  1235. VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
  1236. VMSTATE_UINT32(prnsts, SDHCIState),
  1237. VMSTATE_UINT8(hostctl1, SDHCIState),
  1238. VMSTATE_UINT8(pwrcon, SDHCIState),
  1239. VMSTATE_UINT8(blkgap, SDHCIState),
  1240. VMSTATE_UINT8(wakcon, SDHCIState),
  1241. VMSTATE_UINT16(clkcon, SDHCIState),
  1242. VMSTATE_UINT8(timeoutcon, SDHCIState),
  1243. VMSTATE_UINT8(admaerr, SDHCIState),
  1244. VMSTATE_UINT16(norintsts, SDHCIState),
  1245. VMSTATE_UINT16(errintsts, SDHCIState),
  1246. VMSTATE_UINT16(norintstsen, SDHCIState),
  1247. VMSTATE_UINT16(errintstsen, SDHCIState),
  1248. VMSTATE_UINT16(norintsigen, SDHCIState),
  1249. VMSTATE_UINT16(errintsigen, SDHCIState),
  1250. VMSTATE_UINT16(acmd12errsts, SDHCIState),
  1251. VMSTATE_UINT16(data_count, SDHCIState),
  1252. VMSTATE_UINT64(admasysaddr, SDHCIState),
  1253. VMSTATE_UINT8(stopped_state, SDHCIState),
  1254. VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
  1255. VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
  1256. VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
  1257. VMSTATE_END_OF_LIST()
  1258. },
  1259. .subsections = (const VMStateDescription*[]) {
  1260. &sdhci_pending_insert_vmstate,
  1261. NULL
  1262. },
  1263. };
  1264. void sdhci_common_class_init(ObjectClass *klass, void *data)
  1265. {
  1266. DeviceClass *dc = DEVICE_CLASS(klass);
  1267. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1268. dc->vmsd = &sdhci_vmstate;
  1269. dc->reset = sdhci_poweron_reset;
  1270. }
  1271. /* --- qdev SysBus --- */
  1272. static Property sdhci_sysbus_properties[] = {
  1273. DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
  1274. DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
  1275. false),
  1276. DEFINE_PROP_LINK("dma", SDHCIState,
  1277. dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
  1278. DEFINE_PROP_END_OF_LIST(),
  1279. };
  1280. static void sdhci_sysbus_init(Object *obj)
  1281. {
  1282. SDHCIState *s = SYSBUS_SDHCI(obj);
  1283. sdhci_initfn(s);
  1284. }
  1285. static void sdhci_sysbus_finalize(Object *obj)
  1286. {
  1287. SDHCIState *s = SYSBUS_SDHCI(obj);
  1288. if (s->dma_mr) {
  1289. object_unparent(OBJECT(s->dma_mr));
  1290. }
  1291. sdhci_uninitfn(s);
  1292. }
  1293. static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
  1294. {
  1295. SDHCIState *s = SYSBUS_SDHCI(dev);
  1296. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1297. Error *local_err = NULL;
  1298. sdhci_common_realize(s, &local_err);
  1299. if (local_err) {
  1300. error_propagate(errp, local_err);
  1301. return;
  1302. }
  1303. if (s->dma_mr) {
  1304. s->dma_as = &s->sysbus_dma_as;
  1305. address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
  1306. } else {
  1307. /* use system_memory() if property "dma" not set */
  1308. s->dma_as = &address_space_memory;
  1309. }
  1310. sysbus_init_irq(sbd, &s->irq);
  1311. sysbus_init_mmio(sbd, &s->iomem);
  1312. }
  1313. static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
  1314. {
  1315. SDHCIState *s = SYSBUS_SDHCI(dev);
  1316. sdhci_common_unrealize(s, &error_abort);
  1317. if (s->dma_mr) {
  1318. address_space_destroy(s->dma_as);
  1319. }
  1320. }
  1321. static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
  1322. {
  1323. DeviceClass *dc = DEVICE_CLASS(klass);
  1324. dc->props = sdhci_sysbus_properties;
  1325. dc->realize = sdhci_sysbus_realize;
  1326. dc->unrealize = sdhci_sysbus_unrealize;
  1327. sdhci_common_class_init(klass, data);
  1328. }
  1329. static const TypeInfo sdhci_sysbus_info = {
  1330. .name = TYPE_SYSBUS_SDHCI,
  1331. .parent = TYPE_SYS_BUS_DEVICE,
  1332. .instance_size = sizeof(SDHCIState),
  1333. .instance_init = sdhci_sysbus_init,
  1334. .instance_finalize = sdhci_sysbus_finalize,
  1335. .class_init = sdhci_sysbus_class_init,
  1336. };
  1337. /* --- qdev bus master --- */
  1338. static void sdhci_bus_class_init(ObjectClass *klass, void *data)
  1339. {
  1340. SDBusClass *sbc = SD_BUS_CLASS(klass);
  1341. sbc->set_inserted = sdhci_set_inserted;
  1342. sbc->set_readonly = sdhci_set_readonly;
  1343. }
  1344. static const TypeInfo sdhci_bus_info = {
  1345. .name = TYPE_SDHCI_BUS,
  1346. .parent = TYPE_SD_BUS,
  1347. .instance_size = sizeof(SDBus),
  1348. .class_init = sdhci_bus_class_init,
  1349. };
  1350. /* --- qdev i.MX eSDHC --- */
  1351. static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
  1352. {
  1353. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1354. uint32_t ret;
  1355. uint16_t hostctl1;
  1356. switch (offset) {
  1357. default:
  1358. return sdhci_read(opaque, offset, size);
  1359. case SDHC_HOSTCTL:
  1360. /*
  1361. * For a detailed explanation on the following bit
  1362. * manipulation code see comments in a similar part of
  1363. * usdhc_write()
  1364. */
  1365. hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
  1366. if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
  1367. hostctl1 |= ESDHC_CTRL_8BITBUS;
  1368. }
  1369. if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
  1370. hostctl1 |= ESDHC_CTRL_4BITBUS;
  1371. }
  1372. ret = hostctl1;
  1373. ret |= (uint32_t)s->blkgap << 16;
  1374. ret |= (uint32_t)s->wakcon << 24;
  1375. break;
  1376. case SDHC_PRNSTS:
  1377. /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
  1378. ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
  1379. if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
  1380. ret |= ESDHC_PRNSTS_SDSTB;
  1381. }
  1382. break;
  1383. case ESDHC_DLL_CTRL:
  1384. case ESDHC_TUNE_CTRL_STATUS:
  1385. case ESDHC_UNDOCUMENTED_REG27:
  1386. case ESDHC_TUNING_CTRL:
  1387. case ESDHC_VENDOR_SPEC:
  1388. case ESDHC_MIX_CTRL:
  1389. case ESDHC_WTMK_LVL:
  1390. ret = 0;
  1391. break;
  1392. }
  1393. return ret;
  1394. }
  1395. static void
  1396. usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1397. {
  1398. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1399. uint8_t hostctl1;
  1400. uint32_t value = (uint32_t)val;
  1401. switch (offset) {
  1402. case ESDHC_DLL_CTRL:
  1403. case ESDHC_TUNE_CTRL_STATUS:
  1404. case ESDHC_UNDOCUMENTED_REG27:
  1405. case ESDHC_TUNING_CTRL:
  1406. case ESDHC_WTMK_LVL:
  1407. case ESDHC_VENDOR_SPEC:
  1408. break;
  1409. case SDHC_HOSTCTL:
  1410. /*
  1411. * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
  1412. *
  1413. * 7 6 5 4 3 2 1 0
  1414. * |-----------+--------+--------+-----------+----------+---------|
  1415. * | Card | Card | Endian | DATA3 | Data | Led |
  1416. * | Detect | Detect | Mode | as Card | Transfer | Control |
  1417. * | Signal | Test | | Detection | Width | |
  1418. * | Selection | Level | | Pin | | |
  1419. * |-----------+--------+--------+-----------+----------+---------|
  1420. *
  1421. * and 0x29
  1422. *
  1423. * 15 10 9 8
  1424. * |----------+------|
  1425. * | Reserved | DMA |
  1426. * | | Sel. |
  1427. * | | |
  1428. * |----------+------|
  1429. *
  1430. * and here's what SDCHI spec expects those offsets to be:
  1431. *
  1432. * 0x28 (Host Control Register)
  1433. *
  1434. * 7 6 5 4 3 2 1 0
  1435. * |--------+--------+----------+------+--------+----------+---------|
  1436. * | Card | Card | Extended | DMA | High | Data | LED |
  1437. * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
  1438. * | Signal | Test | Transfer | | Enable | Width | |
  1439. * | Sel. | Level | Width | | | | |
  1440. * |--------+--------+----------+------+--------+----------+---------|
  1441. *
  1442. * and 0x29 (Power Control Register)
  1443. *
  1444. * |----------------------------------|
  1445. * | Power Control Register |
  1446. * | |
  1447. * | Description omitted, |
  1448. * | since it has no analog in ESDHCI |
  1449. * | |
  1450. * |----------------------------------|
  1451. *
  1452. * Since offsets 0x2A and 0x2B should be compatible between
  1453. * both IP specs we only need to reconcile least 16-bit of the
  1454. * word we've been given.
  1455. */
  1456. /*
  1457. * First, save bits 7 6 and 0 since they are identical
  1458. */
  1459. hostctl1 = value & (SDHC_CTRL_LED |
  1460. SDHC_CTRL_CDTEST_INS |
  1461. SDHC_CTRL_CDTEST_EN);
  1462. /*
  1463. * Second, split "Data Transfer Width" from bits 2 and 1 in to
  1464. * bits 5 and 1
  1465. */
  1466. if (value & ESDHC_CTRL_8BITBUS) {
  1467. hostctl1 |= SDHC_CTRL_8BITBUS;
  1468. }
  1469. if (value & ESDHC_CTRL_4BITBUS) {
  1470. hostctl1 |= ESDHC_CTRL_4BITBUS;
  1471. }
  1472. /*
  1473. * Third, move DMA select from bits 9 and 8 to bits 4 and 3
  1474. */
  1475. hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
  1476. /*
  1477. * Now place the corrected value into low 16-bit of the value
  1478. * we are going to give standard SDHCI write function
  1479. *
  1480. * NOTE: This transformation should be the inverse of what can
  1481. * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
  1482. * kernel
  1483. */
  1484. value &= ~UINT16_MAX;
  1485. value |= hostctl1;
  1486. value |= (uint16_t)s->pwrcon << 8;
  1487. sdhci_write(opaque, offset, value, size);
  1488. break;
  1489. case ESDHC_MIX_CTRL:
  1490. /*
  1491. * So, when SD/MMC stack in Linux tries to write to "Transfer
  1492. * Mode Register", ESDHC i.MX quirk code will translate it
  1493. * into a write to ESDHC_MIX_CTRL, so we do the opposite in
  1494. * order to get where we started
  1495. *
  1496. * Note that Auto CMD23 Enable bit is located in a wrong place
  1497. * on i.MX, but since it is not used by QEMU we do not care.
  1498. *
  1499. * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
  1500. * here becuase it will result in a call to
  1501. * sdhci_send_command(s) which we don't want.
  1502. *
  1503. */
  1504. s->trnmod = value & UINT16_MAX;
  1505. break;
  1506. case SDHC_TRNMOD:
  1507. /*
  1508. * Similar to above, but this time a write to "Command
  1509. * Register" will be translated into a 4-byte write to
  1510. * "Transfer Mode register" where lower 16-bit of value would
  1511. * be set to zero. So what we do is fill those bits with
  1512. * cached value from s->trnmod and let the SDHCI
  1513. * infrastructure handle the rest
  1514. */
  1515. sdhci_write(opaque, offset, val | s->trnmod, size);
  1516. break;
  1517. case SDHC_BLKSIZE:
  1518. /*
  1519. * ESDHCI does not implement "Host SDMA Buffer Boundary", and
  1520. * Linux driver will try to zero this field out which will
  1521. * break the rest of SDHCI emulation.
  1522. *
  1523. * Linux defaults to maximum possible setting (512K boundary)
  1524. * and it seems to be the only option that i.MX IP implements,
  1525. * so we artificially set it to that value.
  1526. */
  1527. val |= 0x7 << 12;
  1528. /* FALLTHROUGH */
  1529. default:
  1530. sdhci_write(opaque, offset, val, size);
  1531. break;
  1532. }
  1533. }
  1534. static const MemoryRegionOps usdhc_mmio_ops = {
  1535. .read = usdhc_read,
  1536. .write = usdhc_write,
  1537. .valid = {
  1538. .min_access_size = 1,
  1539. .max_access_size = 4,
  1540. .unaligned = false
  1541. },
  1542. .endianness = DEVICE_LITTLE_ENDIAN,
  1543. };
  1544. static void imx_usdhc_init(Object *obj)
  1545. {
  1546. SDHCIState *s = SYSBUS_SDHCI(obj);
  1547. s->io_ops = &usdhc_mmio_ops;
  1548. s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
  1549. }
  1550. static const TypeInfo imx_usdhc_info = {
  1551. .name = TYPE_IMX_USDHC,
  1552. .parent = TYPE_SYSBUS_SDHCI,
  1553. .instance_init = imx_usdhc_init,
  1554. };
  1555. /* --- qdev Samsung s3c --- */
  1556. #define S3C_SDHCI_CONTROL2 0x80
  1557. #define S3C_SDHCI_CONTROL3 0x84
  1558. #define S3C_SDHCI_CONTROL4 0x8c
  1559. static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
  1560. {
  1561. uint64_t ret;
  1562. switch (offset) {
  1563. case S3C_SDHCI_CONTROL2:
  1564. case S3C_SDHCI_CONTROL3:
  1565. case S3C_SDHCI_CONTROL4:
  1566. /* ignore */
  1567. ret = 0;
  1568. break;
  1569. default:
  1570. ret = sdhci_read(opaque, offset, size);
  1571. break;
  1572. }
  1573. return ret;
  1574. }
  1575. static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
  1576. unsigned size)
  1577. {
  1578. switch (offset) {
  1579. case S3C_SDHCI_CONTROL2:
  1580. case S3C_SDHCI_CONTROL3:
  1581. case S3C_SDHCI_CONTROL4:
  1582. /* ignore */
  1583. break;
  1584. default:
  1585. sdhci_write(opaque, offset, val, size);
  1586. break;
  1587. }
  1588. }
  1589. static const MemoryRegionOps sdhci_s3c_mmio_ops = {
  1590. .read = sdhci_s3c_read,
  1591. .write = sdhci_s3c_write,
  1592. .valid = {
  1593. .min_access_size = 1,
  1594. .max_access_size = 4,
  1595. .unaligned = false
  1596. },
  1597. .endianness = DEVICE_LITTLE_ENDIAN,
  1598. };
  1599. static void sdhci_s3c_init(Object *obj)
  1600. {
  1601. SDHCIState *s = SYSBUS_SDHCI(obj);
  1602. s->io_ops = &sdhci_s3c_mmio_ops;
  1603. }
  1604. static const TypeInfo sdhci_s3c_info = {
  1605. .name = TYPE_S3C_SDHCI ,
  1606. .parent = TYPE_SYSBUS_SDHCI,
  1607. .instance_init = sdhci_s3c_init,
  1608. };
  1609. static void sdhci_register_types(void)
  1610. {
  1611. type_register_static(&sdhci_sysbus_info);
  1612. type_register_static(&sdhci_bus_info);
  1613. type_register_static(&imx_usdhc_info);
  1614. type_register_static(&sdhci_s3c_info);
  1615. }
  1616. type_init(sdhci_register_types)