mptsas.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457
  1. /*
  2. * QEMU LSI SAS1068 Host Bus Adapter emulation
  3. * Based on the QEMU Megaraid emulator
  4. *
  5. * Copyright (c) 2009-2012 Hannes Reinecke, SUSE Labs
  6. * Copyright (c) 2012 Verizon, Inc.
  7. * Copyright (c) 2016 Red Hat, Inc.
  8. *
  9. * Authors: Don Slutz, Paolo Bonzini
  10. *
  11. * This library is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU Lesser General Public
  13. * License as published by the Free Software Foundation; either
  14. * version 2 of the License, or (at your option) any later version.
  15. *
  16. * This library is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * Lesser General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU Lesser General Public
  22. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/pci/pci.h"
  26. #include "hw/qdev-properties.h"
  27. #include "sysemu/dma.h"
  28. #include "hw/pci/msi.h"
  29. #include "qemu/iov.h"
  30. #include "qemu/main-loop.h"
  31. #include "qemu/module.h"
  32. #include "hw/scsi/scsi.h"
  33. #include "scsi/constants.h"
  34. #include "trace.h"
  35. #include "qapi/error.h"
  36. #include "mptsas.h"
  37. #include "migration/qemu-file-types.h"
  38. #include "migration/vmstate.h"
  39. #include "mpi.h"
  40. #define NAA_LOCALLY_ASSIGNED_ID 0x3ULL
  41. #define IEEE_COMPANY_LOCALLY_ASSIGNED 0x525400
  42. #define TYPE_MPTSAS1068 "mptsas1068"
  43. #define MPT_SAS(obj) \
  44. OBJECT_CHECK(MPTSASState, (obj), TYPE_MPTSAS1068)
  45. #define MPTSAS1068_PRODUCT_ID \
  46. (MPI_FW_HEADER_PID_FAMILY_1068_SAS | \
  47. MPI_FW_HEADER_PID_PROD_INITIATOR_SCSI | \
  48. MPI_FW_HEADER_PID_TYPE_SAS)
  49. struct MPTSASRequest {
  50. MPIMsgSCSIIORequest scsi_io;
  51. SCSIRequest *sreq;
  52. QEMUSGList qsg;
  53. MPTSASState *dev;
  54. QTAILQ_ENTRY(MPTSASRequest) next;
  55. };
  56. static void mptsas_update_interrupt(MPTSASState *s)
  57. {
  58. PCIDevice *pci = (PCIDevice *) s;
  59. uint32_t state = s->intr_status & ~(s->intr_mask | MPI_HIS_IOP_DOORBELL_STATUS);
  60. if (msi_enabled(pci)) {
  61. if (state) {
  62. trace_mptsas_irq_msi(s);
  63. msi_notify(pci, 0);
  64. }
  65. }
  66. trace_mptsas_irq_intx(s, !!state);
  67. pci_set_irq(pci, !!state);
  68. }
  69. static void mptsas_set_fault(MPTSASState *s, uint32_t code)
  70. {
  71. if ((s->state & MPI_IOC_STATE_FAULT) == 0) {
  72. s->state = MPI_IOC_STATE_FAULT | code;
  73. }
  74. }
  75. #define MPTSAS_FIFO_INVALID(s, name) \
  76. ((s)->name##_head > ARRAY_SIZE((s)->name) || \
  77. (s)->name##_tail > ARRAY_SIZE((s)->name))
  78. #define MPTSAS_FIFO_EMPTY(s, name) \
  79. ((s)->name##_head == (s)->name##_tail)
  80. #define MPTSAS_FIFO_FULL(s, name) \
  81. ((s)->name##_head == ((s)->name##_tail + 1) % ARRAY_SIZE((s)->name))
  82. #define MPTSAS_FIFO_GET(s, name) ({ \
  83. uint32_t _val = (s)->name[(s)->name##_head++]; \
  84. (s)->name##_head %= ARRAY_SIZE((s)->name); \
  85. _val; \
  86. })
  87. #define MPTSAS_FIFO_PUT(s, name, val) do { \
  88. (s)->name[(s)->name##_tail++] = (val); \
  89. (s)->name##_tail %= ARRAY_SIZE((s)->name); \
  90. } while(0)
  91. static void mptsas_post_reply(MPTSASState *s, MPIDefaultReply *reply)
  92. {
  93. PCIDevice *pci = (PCIDevice *) s;
  94. uint32_t addr_lo;
  95. if (MPTSAS_FIFO_EMPTY(s, reply_free) || MPTSAS_FIFO_FULL(s, reply_post)) {
  96. mptsas_set_fault(s, MPI_IOCSTATUS_INSUFFICIENT_RESOURCES);
  97. return;
  98. }
  99. addr_lo = MPTSAS_FIFO_GET(s, reply_free);
  100. pci_dma_write(pci, addr_lo | s->host_mfa_high_addr, reply,
  101. MIN(s->reply_frame_size, 4 * reply->MsgLength));
  102. MPTSAS_FIFO_PUT(s, reply_post, MPI_ADDRESS_REPLY_A_BIT | (addr_lo >> 1));
  103. s->intr_status |= MPI_HIS_REPLY_MESSAGE_INTERRUPT;
  104. if (s->doorbell_state == DOORBELL_WRITE) {
  105. s->doorbell_state = DOORBELL_NONE;
  106. s->intr_status |= MPI_HIS_DOORBELL_INTERRUPT;
  107. }
  108. mptsas_update_interrupt(s);
  109. }
  110. void mptsas_reply(MPTSASState *s, MPIDefaultReply *reply)
  111. {
  112. if (s->doorbell_state == DOORBELL_WRITE) {
  113. /* The reply is sent out in 16 bit chunks, while the size
  114. * in the reply is in 32 bit units.
  115. */
  116. s->doorbell_state = DOORBELL_READ;
  117. s->doorbell_reply_idx = 0;
  118. s->doorbell_reply_size = reply->MsgLength * 2;
  119. memcpy(s->doorbell_reply, reply, s->doorbell_reply_size * 2);
  120. s->intr_status |= MPI_HIS_DOORBELL_INTERRUPT;
  121. mptsas_update_interrupt(s);
  122. } else {
  123. mptsas_post_reply(s, reply);
  124. }
  125. }
  126. static void mptsas_turbo_reply(MPTSASState *s, uint32_t msgctx)
  127. {
  128. if (MPTSAS_FIFO_FULL(s, reply_post)) {
  129. mptsas_set_fault(s, MPI_IOCSTATUS_INSUFFICIENT_RESOURCES);
  130. return;
  131. }
  132. /* The reply is just the message context ID (bit 31 = clear). */
  133. MPTSAS_FIFO_PUT(s, reply_post, msgctx);
  134. s->intr_status |= MPI_HIS_REPLY_MESSAGE_INTERRUPT;
  135. mptsas_update_interrupt(s);
  136. }
  137. #define MPTSAS_MAX_REQUEST_SIZE 52
  138. static const int mpi_request_sizes[] = {
  139. [MPI_FUNCTION_SCSI_IO_REQUEST] = sizeof(MPIMsgSCSIIORequest),
  140. [MPI_FUNCTION_SCSI_TASK_MGMT] = sizeof(MPIMsgSCSITaskMgmt),
  141. [MPI_FUNCTION_IOC_INIT] = sizeof(MPIMsgIOCInit),
  142. [MPI_FUNCTION_IOC_FACTS] = sizeof(MPIMsgIOCFacts),
  143. [MPI_FUNCTION_CONFIG] = sizeof(MPIMsgConfig),
  144. [MPI_FUNCTION_PORT_FACTS] = sizeof(MPIMsgPortFacts),
  145. [MPI_FUNCTION_PORT_ENABLE] = sizeof(MPIMsgPortEnable),
  146. [MPI_FUNCTION_EVENT_NOTIFICATION] = sizeof(MPIMsgEventNotify),
  147. };
  148. static dma_addr_t mptsas_ld_sg_base(MPTSASState *s, uint32_t flags_and_length,
  149. dma_addr_t *sgaddr)
  150. {
  151. PCIDevice *pci = (PCIDevice *) s;
  152. dma_addr_t addr;
  153. if (flags_and_length & MPI_SGE_FLAGS_64_BIT_ADDRESSING) {
  154. addr = ldq_le_pci_dma(pci, *sgaddr + 4);
  155. *sgaddr += 12;
  156. } else {
  157. addr = ldl_le_pci_dma(pci, *sgaddr + 4);
  158. *sgaddr += 8;
  159. }
  160. return addr;
  161. }
  162. static int mptsas_build_sgl(MPTSASState *s, MPTSASRequest *req, hwaddr addr)
  163. {
  164. PCIDevice *pci = (PCIDevice *) s;
  165. hwaddr next_chain_addr;
  166. uint32_t left;
  167. hwaddr sgaddr;
  168. uint32_t chain_offset;
  169. chain_offset = req->scsi_io.ChainOffset;
  170. next_chain_addr = addr + chain_offset * sizeof(uint32_t);
  171. sgaddr = addr + sizeof(MPIMsgSCSIIORequest);
  172. pci_dma_sglist_init(&req->qsg, pci, 4);
  173. left = req->scsi_io.DataLength;
  174. for(;;) {
  175. dma_addr_t addr, len;
  176. uint32_t flags_and_length;
  177. flags_and_length = ldl_le_pci_dma(pci, sgaddr);
  178. len = flags_and_length & MPI_SGE_LENGTH_MASK;
  179. if ((flags_and_length & MPI_SGE_FLAGS_ELEMENT_TYPE_MASK)
  180. != MPI_SGE_FLAGS_SIMPLE_ELEMENT ||
  181. (!len &&
  182. !(flags_and_length & MPI_SGE_FLAGS_END_OF_LIST) &&
  183. !(flags_and_length & MPI_SGE_FLAGS_END_OF_BUFFER))) {
  184. return MPI_IOCSTATUS_INVALID_SGL;
  185. }
  186. len = MIN(len, left);
  187. if (!len) {
  188. /* We reached the desired transfer length, ignore extra
  189. * elements of the s/g list.
  190. */
  191. break;
  192. }
  193. addr = mptsas_ld_sg_base(s, flags_and_length, &sgaddr);
  194. qemu_sglist_add(&req->qsg, addr, len);
  195. left -= len;
  196. if (flags_and_length & MPI_SGE_FLAGS_END_OF_LIST) {
  197. break;
  198. }
  199. if (flags_and_length & MPI_SGE_FLAGS_LAST_ELEMENT) {
  200. if (!chain_offset) {
  201. break;
  202. }
  203. flags_and_length = ldl_le_pci_dma(pci, next_chain_addr);
  204. if ((flags_and_length & MPI_SGE_FLAGS_ELEMENT_TYPE_MASK)
  205. != MPI_SGE_FLAGS_CHAIN_ELEMENT) {
  206. return MPI_IOCSTATUS_INVALID_SGL;
  207. }
  208. sgaddr = mptsas_ld_sg_base(s, flags_and_length, &next_chain_addr);
  209. chain_offset =
  210. (flags_and_length & MPI_SGE_CHAIN_OFFSET_MASK) >> MPI_SGE_CHAIN_OFFSET_SHIFT;
  211. next_chain_addr = sgaddr + chain_offset * sizeof(uint32_t);
  212. }
  213. }
  214. return 0;
  215. }
  216. static void mptsas_free_request(MPTSASRequest *req)
  217. {
  218. MPTSASState *s = req->dev;
  219. if (req->sreq != NULL) {
  220. req->sreq->hba_private = NULL;
  221. scsi_req_unref(req->sreq);
  222. req->sreq = NULL;
  223. QTAILQ_REMOVE(&s->pending, req, next);
  224. }
  225. qemu_sglist_destroy(&req->qsg);
  226. g_free(req);
  227. }
  228. static int mptsas_scsi_device_find(MPTSASState *s, int bus, int target,
  229. uint8_t *lun, SCSIDevice **sdev)
  230. {
  231. if (bus != 0) {
  232. return MPI_IOCSTATUS_SCSI_INVALID_BUS;
  233. }
  234. if (target >= s->max_devices) {
  235. return MPI_IOCSTATUS_SCSI_INVALID_TARGETID;
  236. }
  237. *sdev = scsi_device_find(&s->bus, bus, target, lun[1]);
  238. if (!*sdev) {
  239. return MPI_IOCSTATUS_SCSI_DEVICE_NOT_THERE;
  240. }
  241. return 0;
  242. }
  243. static int mptsas_process_scsi_io_request(MPTSASState *s,
  244. MPIMsgSCSIIORequest *scsi_io,
  245. hwaddr addr)
  246. {
  247. MPTSASRequest *req;
  248. MPIMsgSCSIIOReply reply;
  249. SCSIDevice *sdev;
  250. int status;
  251. mptsas_fix_scsi_io_endianness(scsi_io);
  252. trace_mptsas_process_scsi_io_request(s, scsi_io->Bus, scsi_io->TargetID,
  253. scsi_io->LUN[1], scsi_io->DataLength);
  254. status = mptsas_scsi_device_find(s, scsi_io->Bus, scsi_io->TargetID,
  255. scsi_io->LUN, &sdev);
  256. if (status) {
  257. goto bad;
  258. }
  259. req = g_new0(MPTSASRequest, 1);
  260. QTAILQ_INSERT_TAIL(&s->pending, req, next);
  261. req->scsi_io = *scsi_io;
  262. req->dev = s;
  263. status = mptsas_build_sgl(s, req, addr);
  264. if (status) {
  265. goto free_bad;
  266. }
  267. if (req->qsg.size < scsi_io->DataLength) {
  268. trace_mptsas_sgl_overflow(s, scsi_io->MsgContext, scsi_io->DataLength,
  269. req->qsg.size);
  270. status = MPI_IOCSTATUS_INVALID_SGL;
  271. goto free_bad;
  272. }
  273. req->sreq = scsi_req_new(sdev, scsi_io->MsgContext,
  274. scsi_io->LUN[1], scsi_io->CDB, req);
  275. if (req->sreq->cmd.xfer > scsi_io->DataLength) {
  276. goto overrun;
  277. }
  278. switch (scsi_io->Control & MPI_SCSIIO_CONTROL_DATADIRECTION_MASK) {
  279. case MPI_SCSIIO_CONTROL_NODATATRANSFER:
  280. if (req->sreq->cmd.mode != SCSI_XFER_NONE) {
  281. goto overrun;
  282. }
  283. break;
  284. case MPI_SCSIIO_CONTROL_WRITE:
  285. if (req->sreq->cmd.mode != SCSI_XFER_TO_DEV) {
  286. goto overrun;
  287. }
  288. break;
  289. case MPI_SCSIIO_CONTROL_READ:
  290. if (req->sreq->cmd.mode != SCSI_XFER_FROM_DEV) {
  291. goto overrun;
  292. }
  293. break;
  294. }
  295. if (scsi_req_enqueue(req->sreq)) {
  296. scsi_req_continue(req->sreq);
  297. }
  298. return 0;
  299. overrun:
  300. trace_mptsas_scsi_overflow(s, scsi_io->MsgContext, req->sreq->cmd.xfer,
  301. scsi_io->DataLength);
  302. status = MPI_IOCSTATUS_SCSI_DATA_OVERRUN;
  303. free_bad:
  304. mptsas_free_request(req);
  305. bad:
  306. memset(&reply, 0, sizeof(reply));
  307. reply.TargetID = scsi_io->TargetID;
  308. reply.Bus = scsi_io->Bus;
  309. reply.MsgLength = sizeof(reply) / 4;
  310. reply.Function = scsi_io->Function;
  311. reply.CDBLength = scsi_io->CDBLength;
  312. reply.SenseBufferLength = scsi_io->SenseBufferLength;
  313. reply.MsgContext = scsi_io->MsgContext;
  314. reply.SCSIState = MPI_SCSI_STATE_NO_SCSI_STATUS;
  315. reply.IOCStatus = status;
  316. mptsas_fix_scsi_io_reply_endianness(&reply);
  317. mptsas_reply(s, (MPIDefaultReply *)&reply);
  318. return 0;
  319. }
  320. typedef struct {
  321. Notifier notifier;
  322. MPTSASState *s;
  323. MPIMsgSCSITaskMgmtReply *reply;
  324. } MPTSASCancelNotifier;
  325. static void mptsas_cancel_notify(Notifier *notifier, void *data)
  326. {
  327. MPTSASCancelNotifier *n = container_of(notifier,
  328. MPTSASCancelNotifier,
  329. notifier);
  330. /* Abusing IOCLogInfo to store the expected number of requests... */
  331. if (++n->reply->TerminationCount == n->reply->IOCLogInfo) {
  332. n->reply->IOCLogInfo = 0;
  333. mptsas_fix_scsi_task_mgmt_reply_endianness(n->reply);
  334. mptsas_post_reply(n->s, (MPIDefaultReply *)n->reply);
  335. g_free(n->reply);
  336. }
  337. g_free(n);
  338. }
  339. static void mptsas_process_scsi_task_mgmt(MPTSASState *s, MPIMsgSCSITaskMgmt *req)
  340. {
  341. MPIMsgSCSITaskMgmtReply reply;
  342. MPIMsgSCSITaskMgmtReply *reply_async;
  343. int status, count;
  344. SCSIDevice *sdev;
  345. SCSIRequest *r, *next;
  346. BusChild *kid;
  347. mptsas_fix_scsi_task_mgmt_endianness(req);
  348. QEMU_BUILD_BUG_ON(MPTSAS_MAX_REQUEST_SIZE < sizeof(*req));
  349. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_msg) < sizeof(*req));
  350. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_reply) < sizeof(reply));
  351. memset(&reply, 0, sizeof(reply));
  352. reply.TargetID = req->TargetID;
  353. reply.Bus = req->Bus;
  354. reply.MsgLength = sizeof(reply) / 4;
  355. reply.Function = req->Function;
  356. reply.TaskType = req->TaskType;
  357. reply.MsgContext = req->MsgContext;
  358. switch (req->TaskType) {
  359. case MPI_SCSITASKMGMT_TASKTYPE_ABORT_TASK:
  360. case MPI_SCSITASKMGMT_TASKTYPE_QUERY_TASK:
  361. status = mptsas_scsi_device_find(s, req->Bus, req->TargetID,
  362. req->LUN, &sdev);
  363. if (status) {
  364. reply.IOCStatus = status;
  365. goto out;
  366. }
  367. if (sdev->lun != req->LUN[1]) {
  368. reply.ResponseCode = MPI_SCSITASKMGMT_RSP_TM_INVALID_LUN;
  369. goto out;
  370. }
  371. QTAILQ_FOREACH_SAFE(r, &sdev->requests, next, next) {
  372. MPTSASRequest *cmd_req = r->hba_private;
  373. if (cmd_req && cmd_req->scsi_io.MsgContext == req->TaskMsgContext) {
  374. break;
  375. }
  376. }
  377. if (r) {
  378. /*
  379. * Assert that the request has not been completed yet, we
  380. * check for it in the loop above.
  381. */
  382. assert(r->hba_private);
  383. if (req->TaskType == MPI_SCSITASKMGMT_TASKTYPE_QUERY_TASK) {
  384. /* "If the specified command is present in the task set, then
  385. * return a service response set to FUNCTION SUCCEEDED".
  386. */
  387. reply.ResponseCode = MPI_SCSITASKMGMT_RSP_TM_SUCCEEDED;
  388. } else {
  389. MPTSASCancelNotifier *notifier;
  390. reply_async = g_memdup(&reply, sizeof(MPIMsgSCSITaskMgmtReply));
  391. reply_async->IOCLogInfo = INT_MAX;
  392. count = 1;
  393. notifier = g_new(MPTSASCancelNotifier, 1);
  394. notifier->s = s;
  395. notifier->reply = reply_async;
  396. notifier->notifier.notify = mptsas_cancel_notify;
  397. scsi_req_cancel_async(r, &notifier->notifier);
  398. goto reply_maybe_async;
  399. }
  400. }
  401. break;
  402. case MPI_SCSITASKMGMT_TASKTYPE_ABRT_TASK_SET:
  403. case MPI_SCSITASKMGMT_TASKTYPE_CLEAR_TASK_SET:
  404. status = mptsas_scsi_device_find(s, req->Bus, req->TargetID,
  405. req->LUN, &sdev);
  406. if (status) {
  407. reply.IOCStatus = status;
  408. goto out;
  409. }
  410. if (sdev->lun != req->LUN[1]) {
  411. reply.ResponseCode = MPI_SCSITASKMGMT_RSP_TM_INVALID_LUN;
  412. goto out;
  413. }
  414. reply_async = g_memdup(&reply, sizeof(MPIMsgSCSITaskMgmtReply));
  415. reply_async->IOCLogInfo = INT_MAX;
  416. count = 0;
  417. QTAILQ_FOREACH_SAFE(r, &sdev->requests, next, next) {
  418. if (r->hba_private) {
  419. MPTSASCancelNotifier *notifier;
  420. count++;
  421. notifier = g_new(MPTSASCancelNotifier, 1);
  422. notifier->s = s;
  423. notifier->reply = reply_async;
  424. notifier->notifier.notify = mptsas_cancel_notify;
  425. scsi_req_cancel_async(r, &notifier->notifier);
  426. }
  427. }
  428. reply_maybe_async:
  429. if (reply_async->TerminationCount < count) {
  430. reply_async->IOCLogInfo = count;
  431. return;
  432. }
  433. g_free(reply_async);
  434. reply.TerminationCount = count;
  435. break;
  436. case MPI_SCSITASKMGMT_TASKTYPE_LOGICAL_UNIT_RESET:
  437. status = mptsas_scsi_device_find(s, req->Bus, req->TargetID,
  438. req->LUN, &sdev);
  439. if (status) {
  440. reply.IOCStatus = status;
  441. goto out;
  442. }
  443. if (sdev->lun != req->LUN[1]) {
  444. reply.ResponseCode = MPI_SCSITASKMGMT_RSP_TM_INVALID_LUN;
  445. goto out;
  446. }
  447. qdev_reset_all(&sdev->qdev);
  448. break;
  449. case MPI_SCSITASKMGMT_TASKTYPE_TARGET_RESET:
  450. if (req->Bus != 0) {
  451. reply.IOCStatus = MPI_IOCSTATUS_SCSI_INVALID_BUS;
  452. goto out;
  453. }
  454. if (req->TargetID > s->max_devices) {
  455. reply.IOCStatus = MPI_IOCSTATUS_SCSI_INVALID_TARGETID;
  456. goto out;
  457. }
  458. QTAILQ_FOREACH(kid, &s->bus.qbus.children, sibling) {
  459. sdev = SCSI_DEVICE(kid->child);
  460. if (sdev->channel == 0 && sdev->id == req->TargetID) {
  461. qdev_reset_all(kid->child);
  462. }
  463. }
  464. break;
  465. case MPI_SCSITASKMGMT_TASKTYPE_RESET_BUS:
  466. qbus_reset_all(BUS(&s->bus));
  467. break;
  468. default:
  469. reply.ResponseCode = MPI_SCSITASKMGMT_RSP_TM_NOT_SUPPORTED;
  470. break;
  471. }
  472. out:
  473. mptsas_fix_scsi_task_mgmt_reply_endianness(&reply);
  474. mptsas_post_reply(s, (MPIDefaultReply *)&reply);
  475. }
  476. static void mptsas_process_ioc_init(MPTSASState *s, MPIMsgIOCInit *req)
  477. {
  478. MPIMsgIOCInitReply reply;
  479. mptsas_fix_ioc_init_endianness(req);
  480. QEMU_BUILD_BUG_ON(MPTSAS_MAX_REQUEST_SIZE < sizeof(*req));
  481. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_msg) < sizeof(*req));
  482. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_reply) < sizeof(reply));
  483. s->who_init = req->WhoInit;
  484. s->reply_frame_size = req->ReplyFrameSize;
  485. s->max_buses = req->MaxBuses;
  486. s->max_devices = req->MaxDevices ? req->MaxDevices : 256;
  487. s->host_mfa_high_addr = (hwaddr)req->HostMfaHighAddr << 32;
  488. s->sense_buffer_high_addr = (hwaddr)req->SenseBufferHighAddr << 32;
  489. if (s->state == MPI_IOC_STATE_READY) {
  490. s->state = MPI_IOC_STATE_OPERATIONAL;
  491. }
  492. memset(&reply, 0, sizeof(reply));
  493. reply.WhoInit = s->who_init;
  494. reply.MsgLength = sizeof(reply) / 4;
  495. reply.Function = req->Function;
  496. reply.MaxDevices = s->max_devices;
  497. reply.MaxBuses = s->max_buses;
  498. reply.MsgContext = req->MsgContext;
  499. mptsas_fix_ioc_init_reply_endianness(&reply);
  500. mptsas_reply(s, (MPIDefaultReply *)&reply);
  501. }
  502. static void mptsas_process_ioc_facts(MPTSASState *s,
  503. MPIMsgIOCFacts *req)
  504. {
  505. MPIMsgIOCFactsReply reply;
  506. mptsas_fix_ioc_facts_endianness(req);
  507. QEMU_BUILD_BUG_ON(MPTSAS_MAX_REQUEST_SIZE < sizeof(*req));
  508. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_msg) < sizeof(*req));
  509. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_reply) < sizeof(reply));
  510. memset(&reply, 0, sizeof(reply));
  511. reply.MsgVersion = 0x0105;
  512. reply.MsgLength = sizeof(reply) / 4;
  513. reply.Function = req->Function;
  514. reply.MsgContext = req->MsgContext;
  515. reply.MaxChainDepth = MPTSAS_MAXIMUM_CHAIN_DEPTH;
  516. reply.WhoInit = s->who_init;
  517. reply.BlockSize = MPTSAS_MAX_REQUEST_SIZE / sizeof(uint32_t);
  518. reply.ReplyQueueDepth = ARRAY_SIZE(s->reply_post) - 1;
  519. QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->reply_post) != ARRAY_SIZE(s->reply_free));
  520. reply.RequestFrameSize = 128;
  521. reply.ProductID = MPTSAS1068_PRODUCT_ID;
  522. reply.CurrentHostMfaHighAddr = s->host_mfa_high_addr >> 32;
  523. reply.GlobalCredits = ARRAY_SIZE(s->request_post) - 1;
  524. reply.NumberOfPorts = MPTSAS_NUM_PORTS;
  525. reply.CurrentSenseBufferHighAddr = s->sense_buffer_high_addr >> 32;
  526. reply.CurReplyFrameSize = s->reply_frame_size;
  527. reply.MaxDevices = s->max_devices;
  528. reply.MaxBuses = s->max_buses;
  529. reply.FWVersionDev = 0;
  530. reply.FWVersionUnit = 0x92;
  531. reply.FWVersionMinor = 0x32;
  532. reply.FWVersionMajor = 0x1;
  533. mptsas_fix_ioc_facts_reply_endianness(&reply);
  534. mptsas_reply(s, (MPIDefaultReply *)&reply);
  535. }
  536. static void mptsas_process_port_facts(MPTSASState *s,
  537. MPIMsgPortFacts *req)
  538. {
  539. MPIMsgPortFactsReply reply;
  540. mptsas_fix_port_facts_endianness(req);
  541. QEMU_BUILD_BUG_ON(MPTSAS_MAX_REQUEST_SIZE < sizeof(*req));
  542. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_msg) < sizeof(*req));
  543. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_reply) < sizeof(reply));
  544. memset(&reply, 0, sizeof(reply));
  545. reply.MsgLength = sizeof(reply) / 4;
  546. reply.Function = req->Function;
  547. reply.PortNumber = req->PortNumber;
  548. reply.MsgContext = req->MsgContext;
  549. if (req->PortNumber < MPTSAS_NUM_PORTS) {
  550. reply.PortType = MPI_PORTFACTS_PORTTYPE_SAS;
  551. reply.MaxDevices = MPTSAS_NUM_PORTS;
  552. reply.PortSCSIID = MPTSAS_NUM_PORTS;
  553. reply.ProtocolFlags = MPI_PORTFACTS_PROTOCOL_LOGBUSADDR | MPI_PORTFACTS_PROTOCOL_INITIATOR;
  554. }
  555. mptsas_fix_port_facts_reply_endianness(&reply);
  556. mptsas_reply(s, (MPIDefaultReply *)&reply);
  557. }
  558. static void mptsas_process_port_enable(MPTSASState *s,
  559. MPIMsgPortEnable *req)
  560. {
  561. MPIMsgPortEnableReply reply;
  562. mptsas_fix_port_enable_endianness(req);
  563. QEMU_BUILD_BUG_ON(MPTSAS_MAX_REQUEST_SIZE < sizeof(*req));
  564. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_msg) < sizeof(*req));
  565. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_reply) < sizeof(reply));
  566. memset(&reply, 0, sizeof(reply));
  567. reply.MsgLength = sizeof(reply) / 4;
  568. reply.PortNumber = req->PortNumber;
  569. reply.Function = req->Function;
  570. reply.MsgContext = req->MsgContext;
  571. mptsas_fix_port_enable_reply_endianness(&reply);
  572. mptsas_reply(s, (MPIDefaultReply *)&reply);
  573. }
  574. static void mptsas_process_event_notification(MPTSASState *s,
  575. MPIMsgEventNotify *req)
  576. {
  577. MPIMsgEventNotifyReply reply;
  578. mptsas_fix_event_notification_endianness(req);
  579. QEMU_BUILD_BUG_ON(MPTSAS_MAX_REQUEST_SIZE < sizeof(*req));
  580. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_msg) < sizeof(*req));
  581. QEMU_BUILD_BUG_ON(sizeof(s->doorbell_reply) < sizeof(reply));
  582. /* Don't even bother storing whether event notification is enabled,
  583. * since it is not accessible.
  584. */
  585. memset(&reply, 0, sizeof(reply));
  586. reply.EventDataLength = sizeof(reply.Data) / 4;
  587. reply.MsgLength = sizeof(reply) / 4;
  588. reply.Function = req->Function;
  589. /* This is set because events are sent through the reply FIFOs. */
  590. reply.MsgFlags = MPI_MSGFLAGS_CONTINUATION_REPLY;
  591. reply.MsgContext = req->MsgContext;
  592. reply.Event = MPI_EVENT_EVENT_CHANGE;
  593. reply.Data[0] = !!req->Switch;
  594. mptsas_fix_event_notification_reply_endianness(&reply);
  595. mptsas_reply(s, (MPIDefaultReply *)&reply);
  596. }
  597. static void mptsas_process_message(MPTSASState *s, MPIRequestHeader *req)
  598. {
  599. trace_mptsas_process_message(s, req->Function, req->MsgContext);
  600. switch (req->Function) {
  601. case MPI_FUNCTION_SCSI_TASK_MGMT:
  602. mptsas_process_scsi_task_mgmt(s, (MPIMsgSCSITaskMgmt *)req);
  603. break;
  604. case MPI_FUNCTION_IOC_INIT:
  605. mptsas_process_ioc_init(s, (MPIMsgIOCInit *)req);
  606. break;
  607. case MPI_FUNCTION_IOC_FACTS:
  608. mptsas_process_ioc_facts(s, (MPIMsgIOCFacts *)req);
  609. break;
  610. case MPI_FUNCTION_PORT_FACTS:
  611. mptsas_process_port_facts(s, (MPIMsgPortFacts *)req);
  612. break;
  613. case MPI_FUNCTION_PORT_ENABLE:
  614. mptsas_process_port_enable(s, (MPIMsgPortEnable *)req);
  615. break;
  616. case MPI_FUNCTION_EVENT_NOTIFICATION:
  617. mptsas_process_event_notification(s, (MPIMsgEventNotify *)req);
  618. break;
  619. case MPI_FUNCTION_CONFIG:
  620. mptsas_process_config(s, (MPIMsgConfig *)req);
  621. break;
  622. default:
  623. trace_mptsas_unhandled_cmd(s, req->Function, 0);
  624. mptsas_set_fault(s, MPI_IOCSTATUS_INVALID_FUNCTION);
  625. break;
  626. }
  627. }
  628. static void mptsas_fetch_request(MPTSASState *s)
  629. {
  630. PCIDevice *pci = (PCIDevice *) s;
  631. char req[MPTSAS_MAX_REQUEST_SIZE];
  632. MPIRequestHeader *hdr = (MPIRequestHeader *)req;
  633. hwaddr addr;
  634. int size;
  635. /* Read the message header from the guest first. */
  636. addr = s->host_mfa_high_addr | MPTSAS_FIFO_GET(s, request_post);
  637. pci_dma_read(pci, addr, req, sizeof(*hdr));
  638. if (hdr->Function < ARRAY_SIZE(mpi_request_sizes) &&
  639. mpi_request_sizes[hdr->Function]) {
  640. /* Read the rest of the request based on the type. Do not
  641. * reread everything, as that could cause a TOC/TOU mismatch
  642. * and leak data from the QEMU stack.
  643. */
  644. size = mpi_request_sizes[hdr->Function];
  645. assert(size <= MPTSAS_MAX_REQUEST_SIZE);
  646. pci_dma_read(pci, addr + sizeof(*hdr), &req[sizeof(*hdr)],
  647. size - sizeof(*hdr));
  648. }
  649. if (hdr->Function == MPI_FUNCTION_SCSI_IO_REQUEST) {
  650. /* SCSI I/O requests are separate from mptsas_process_message
  651. * because they cannot be sent through the doorbell yet.
  652. */
  653. mptsas_process_scsi_io_request(s, (MPIMsgSCSIIORequest *)req, addr);
  654. } else {
  655. mptsas_process_message(s, (MPIRequestHeader *)req);
  656. }
  657. }
  658. static void mptsas_fetch_requests(void *opaque)
  659. {
  660. MPTSASState *s = opaque;
  661. if (s->state != MPI_IOC_STATE_OPERATIONAL) {
  662. mptsas_set_fault(s, MPI_IOCSTATUS_INVALID_STATE);
  663. return;
  664. }
  665. while (!MPTSAS_FIFO_EMPTY(s, request_post)) {
  666. mptsas_fetch_request(s);
  667. }
  668. }
  669. static void mptsas_soft_reset(MPTSASState *s)
  670. {
  671. uint32_t save_mask;
  672. trace_mptsas_reset(s);
  673. /* Temporarily disable interrupts */
  674. save_mask = s->intr_mask;
  675. s->intr_mask = MPI_HIM_DIM | MPI_HIM_RIM;
  676. mptsas_update_interrupt(s);
  677. qbus_reset_all(BUS(&s->bus));
  678. s->intr_status = 0;
  679. s->intr_mask = save_mask;
  680. s->reply_free_tail = 0;
  681. s->reply_free_head = 0;
  682. s->reply_post_tail = 0;
  683. s->reply_post_head = 0;
  684. s->request_post_tail = 0;
  685. s->request_post_head = 0;
  686. qemu_bh_cancel(s->request_bh);
  687. s->state = MPI_IOC_STATE_READY;
  688. }
  689. static uint32_t mptsas_doorbell_read(MPTSASState *s)
  690. {
  691. uint32_t ret;
  692. ret = (s->who_init << MPI_DOORBELL_WHO_INIT_SHIFT) & MPI_DOORBELL_WHO_INIT_MASK;
  693. ret |= s->state;
  694. switch (s->doorbell_state) {
  695. case DOORBELL_NONE:
  696. break;
  697. case DOORBELL_WRITE:
  698. ret |= MPI_DOORBELL_ACTIVE;
  699. break;
  700. case DOORBELL_READ:
  701. /* Get rid of the IOC fault code. */
  702. ret &= ~MPI_DOORBELL_DATA_MASK;
  703. assert(s->intr_status & MPI_HIS_DOORBELL_INTERRUPT);
  704. assert(s->doorbell_reply_idx <= s->doorbell_reply_size);
  705. ret |= MPI_DOORBELL_ACTIVE;
  706. if (s->doorbell_reply_idx < s->doorbell_reply_size) {
  707. /* For more information about this endian switch, see the
  708. * commit message for commit 36b62ae ("fw_cfg: fix endianness in
  709. * fw_cfg_data_mem_read() / _write()", 2015-01-16).
  710. */
  711. ret |= le16_to_cpu(s->doorbell_reply[s->doorbell_reply_idx++]);
  712. }
  713. break;
  714. default:
  715. abort();
  716. }
  717. return ret;
  718. }
  719. static void mptsas_doorbell_write(MPTSASState *s, uint32_t val)
  720. {
  721. if (s->doorbell_state == DOORBELL_WRITE) {
  722. if (s->doorbell_idx < s->doorbell_cnt) {
  723. /* For more information about this endian switch, see the
  724. * commit message for commit 36b62ae ("fw_cfg: fix endianness in
  725. * fw_cfg_data_mem_read() / _write()", 2015-01-16).
  726. */
  727. s->doorbell_msg[s->doorbell_idx++] = cpu_to_le32(val);
  728. if (s->doorbell_idx == s->doorbell_cnt) {
  729. mptsas_process_message(s, (MPIRequestHeader *)s->doorbell_msg);
  730. }
  731. }
  732. return;
  733. }
  734. switch ((val & MPI_DOORBELL_FUNCTION_MASK) >> MPI_DOORBELL_FUNCTION_SHIFT) {
  735. case MPI_FUNCTION_IOC_MESSAGE_UNIT_RESET:
  736. mptsas_soft_reset(s);
  737. break;
  738. case MPI_FUNCTION_IO_UNIT_RESET:
  739. break;
  740. case MPI_FUNCTION_HANDSHAKE:
  741. s->doorbell_state = DOORBELL_WRITE;
  742. s->doorbell_idx = 0;
  743. s->doorbell_cnt = (val & MPI_DOORBELL_ADD_DWORDS_MASK)
  744. >> MPI_DOORBELL_ADD_DWORDS_SHIFT;
  745. s->intr_status |= MPI_HIS_DOORBELL_INTERRUPT;
  746. mptsas_update_interrupt(s);
  747. break;
  748. default:
  749. trace_mptsas_unhandled_doorbell_cmd(s, val);
  750. break;
  751. }
  752. }
  753. static void mptsas_write_sequence_write(MPTSASState *s, uint32_t val)
  754. {
  755. /* If the diagnostic register is enabled, any write to this register
  756. * will disable it. Otherwise, the guest has to do a magic five-write
  757. * sequence.
  758. */
  759. if (s->diagnostic & MPI_DIAG_DRWE) {
  760. goto disable;
  761. }
  762. switch (s->diagnostic_idx) {
  763. case 0:
  764. if ((val & MPI_WRSEQ_KEY_VALUE_MASK) != MPI_WRSEQ_1ST_KEY_VALUE) {
  765. goto disable;
  766. }
  767. break;
  768. case 1:
  769. if ((val & MPI_WRSEQ_KEY_VALUE_MASK) != MPI_WRSEQ_2ND_KEY_VALUE) {
  770. goto disable;
  771. }
  772. break;
  773. case 2:
  774. if ((val & MPI_WRSEQ_KEY_VALUE_MASK) != MPI_WRSEQ_3RD_KEY_VALUE) {
  775. goto disable;
  776. }
  777. break;
  778. case 3:
  779. if ((val & MPI_WRSEQ_KEY_VALUE_MASK) != MPI_WRSEQ_4TH_KEY_VALUE) {
  780. goto disable;
  781. }
  782. break;
  783. case 4:
  784. if ((val & MPI_WRSEQ_KEY_VALUE_MASK) != MPI_WRSEQ_5TH_KEY_VALUE) {
  785. goto disable;
  786. }
  787. /* Prepare Spaceball One for departure, and change the
  788. * combination on my luggage!
  789. */
  790. s->diagnostic |= MPI_DIAG_DRWE;
  791. break;
  792. }
  793. s->diagnostic_idx++;
  794. return;
  795. disable:
  796. s->diagnostic &= ~MPI_DIAG_DRWE;
  797. s->diagnostic_idx = 0;
  798. }
  799. static int mptsas_hard_reset(MPTSASState *s)
  800. {
  801. mptsas_soft_reset(s);
  802. s->intr_mask = MPI_HIM_DIM | MPI_HIM_RIM;
  803. s->host_mfa_high_addr = 0;
  804. s->sense_buffer_high_addr = 0;
  805. s->reply_frame_size = 0;
  806. s->max_devices = MPTSAS_NUM_PORTS;
  807. s->max_buses = 1;
  808. return 0;
  809. }
  810. static void mptsas_interrupt_status_write(MPTSASState *s)
  811. {
  812. switch (s->doorbell_state) {
  813. case DOORBELL_NONE:
  814. case DOORBELL_WRITE:
  815. s->intr_status &= ~MPI_HIS_DOORBELL_INTERRUPT;
  816. break;
  817. case DOORBELL_READ:
  818. /* The reply can be read continuously, so leave the interrupt up. */
  819. assert(s->intr_status & MPI_HIS_DOORBELL_INTERRUPT);
  820. if (s->doorbell_reply_idx == s->doorbell_reply_size) {
  821. s->doorbell_state = DOORBELL_NONE;
  822. }
  823. break;
  824. default:
  825. abort();
  826. }
  827. mptsas_update_interrupt(s);
  828. }
  829. static uint32_t mptsas_reply_post_read(MPTSASState *s)
  830. {
  831. uint32_t ret;
  832. if (!MPTSAS_FIFO_EMPTY(s, reply_post)) {
  833. ret = MPTSAS_FIFO_GET(s, reply_post);
  834. } else {
  835. ret = -1;
  836. s->intr_status &= ~MPI_HIS_REPLY_MESSAGE_INTERRUPT;
  837. mptsas_update_interrupt(s);
  838. }
  839. return ret;
  840. }
  841. static uint64_t mptsas_mmio_read(void *opaque, hwaddr addr,
  842. unsigned size)
  843. {
  844. MPTSASState *s = opaque;
  845. uint32_t ret = 0;
  846. switch (addr & ~3) {
  847. case MPI_DOORBELL_OFFSET:
  848. ret = mptsas_doorbell_read(s);
  849. break;
  850. case MPI_DIAGNOSTIC_OFFSET:
  851. ret = s->diagnostic;
  852. break;
  853. case MPI_HOST_INTERRUPT_STATUS_OFFSET:
  854. ret = s->intr_status;
  855. break;
  856. case MPI_HOST_INTERRUPT_MASK_OFFSET:
  857. ret = s->intr_mask;
  858. break;
  859. case MPI_REPLY_POST_FIFO_OFFSET:
  860. ret = mptsas_reply_post_read(s);
  861. break;
  862. default:
  863. trace_mptsas_mmio_unhandled_read(s, addr);
  864. break;
  865. }
  866. trace_mptsas_mmio_read(s, addr, ret);
  867. return ret;
  868. }
  869. static void mptsas_mmio_write(void *opaque, hwaddr addr,
  870. uint64_t val, unsigned size)
  871. {
  872. MPTSASState *s = opaque;
  873. trace_mptsas_mmio_write(s, addr, val);
  874. switch (addr) {
  875. case MPI_DOORBELL_OFFSET:
  876. mptsas_doorbell_write(s, val);
  877. break;
  878. case MPI_WRITE_SEQUENCE_OFFSET:
  879. mptsas_write_sequence_write(s, val);
  880. break;
  881. case MPI_DIAGNOSTIC_OFFSET:
  882. if (val & MPI_DIAG_RESET_ADAPTER) {
  883. mptsas_hard_reset(s);
  884. }
  885. break;
  886. case MPI_HOST_INTERRUPT_STATUS_OFFSET:
  887. mptsas_interrupt_status_write(s);
  888. break;
  889. case MPI_HOST_INTERRUPT_MASK_OFFSET:
  890. s->intr_mask = val & (MPI_HIM_RIM | MPI_HIM_DIM);
  891. mptsas_update_interrupt(s);
  892. break;
  893. case MPI_REQUEST_POST_FIFO_OFFSET:
  894. if (MPTSAS_FIFO_FULL(s, request_post)) {
  895. mptsas_set_fault(s, MPI_IOCSTATUS_INSUFFICIENT_RESOURCES);
  896. } else {
  897. MPTSAS_FIFO_PUT(s, request_post, val & ~0x03);
  898. qemu_bh_schedule(s->request_bh);
  899. }
  900. break;
  901. case MPI_REPLY_FREE_FIFO_OFFSET:
  902. if (MPTSAS_FIFO_FULL(s, reply_free)) {
  903. mptsas_set_fault(s, MPI_IOCSTATUS_INSUFFICIENT_RESOURCES);
  904. } else {
  905. MPTSAS_FIFO_PUT(s, reply_free, val);
  906. }
  907. break;
  908. default:
  909. trace_mptsas_mmio_unhandled_write(s, addr, val);
  910. break;
  911. }
  912. }
  913. static const MemoryRegionOps mptsas_mmio_ops = {
  914. .read = mptsas_mmio_read,
  915. .write = mptsas_mmio_write,
  916. .endianness = DEVICE_LITTLE_ENDIAN,
  917. .impl = {
  918. .min_access_size = 4,
  919. .max_access_size = 4,
  920. }
  921. };
  922. static const MemoryRegionOps mptsas_port_ops = {
  923. .read = mptsas_mmio_read,
  924. .write = mptsas_mmio_write,
  925. .endianness = DEVICE_LITTLE_ENDIAN,
  926. .impl = {
  927. .min_access_size = 4,
  928. .max_access_size = 4,
  929. }
  930. };
  931. static uint64_t mptsas_diag_read(void *opaque, hwaddr addr,
  932. unsigned size)
  933. {
  934. MPTSASState *s = opaque;
  935. trace_mptsas_diag_read(s, addr, 0);
  936. return 0;
  937. }
  938. static void mptsas_diag_write(void *opaque, hwaddr addr,
  939. uint64_t val, unsigned size)
  940. {
  941. MPTSASState *s = opaque;
  942. trace_mptsas_diag_write(s, addr, val);
  943. }
  944. static const MemoryRegionOps mptsas_diag_ops = {
  945. .read = mptsas_diag_read,
  946. .write = mptsas_diag_write,
  947. .endianness = DEVICE_LITTLE_ENDIAN,
  948. .impl = {
  949. .min_access_size = 4,
  950. .max_access_size = 4,
  951. }
  952. };
  953. static QEMUSGList *mptsas_get_sg_list(SCSIRequest *sreq)
  954. {
  955. MPTSASRequest *req = sreq->hba_private;
  956. return &req->qsg;
  957. }
  958. static void mptsas_command_complete(SCSIRequest *sreq,
  959. uint32_t status, size_t resid)
  960. {
  961. MPTSASRequest *req = sreq->hba_private;
  962. MPTSASState *s = req->dev;
  963. uint8_t sense_buf[SCSI_SENSE_BUF_SIZE];
  964. uint8_t sense_len;
  965. hwaddr sense_buffer_addr = req->dev->sense_buffer_high_addr |
  966. req->scsi_io.SenseBufferLowAddr;
  967. trace_mptsas_command_complete(s, req->scsi_io.MsgContext, status, resid);
  968. sense_len = scsi_req_get_sense(sreq, sense_buf, SCSI_SENSE_BUF_SIZE);
  969. if (sense_len > 0) {
  970. pci_dma_write(PCI_DEVICE(s), sense_buffer_addr, sense_buf,
  971. MIN(req->scsi_io.SenseBufferLength, sense_len));
  972. }
  973. if (sreq->status != GOOD || resid ||
  974. req->dev->doorbell_state == DOORBELL_WRITE) {
  975. MPIMsgSCSIIOReply reply;
  976. memset(&reply, 0, sizeof(reply));
  977. reply.TargetID = req->scsi_io.TargetID;
  978. reply.Bus = req->scsi_io.Bus;
  979. reply.MsgLength = sizeof(reply) / 4;
  980. reply.Function = req->scsi_io.Function;
  981. reply.CDBLength = req->scsi_io.CDBLength;
  982. reply.SenseBufferLength = req->scsi_io.SenseBufferLength;
  983. reply.MsgFlags = req->scsi_io.MsgFlags;
  984. reply.MsgContext = req->scsi_io.MsgContext;
  985. reply.SCSIStatus = sreq->status;
  986. if (sreq->status == GOOD) {
  987. reply.TransferCount = req->scsi_io.DataLength - resid;
  988. if (resid) {
  989. reply.IOCStatus = MPI_IOCSTATUS_SCSI_DATA_UNDERRUN;
  990. }
  991. } else {
  992. reply.SCSIState = MPI_SCSI_STATE_AUTOSENSE_VALID;
  993. reply.SenseCount = sense_len;
  994. reply.IOCStatus = MPI_IOCSTATUS_SCSI_DATA_UNDERRUN;
  995. }
  996. mptsas_fix_scsi_io_reply_endianness(&reply);
  997. mptsas_post_reply(req->dev, (MPIDefaultReply *)&reply);
  998. } else {
  999. mptsas_turbo_reply(req->dev, req->scsi_io.MsgContext);
  1000. }
  1001. mptsas_free_request(req);
  1002. }
  1003. static void mptsas_request_cancelled(SCSIRequest *sreq)
  1004. {
  1005. MPTSASRequest *req = sreq->hba_private;
  1006. MPIMsgSCSIIOReply reply;
  1007. memset(&reply, 0, sizeof(reply));
  1008. reply.TargetID = req->scsi_io.TargetID;
  1009. reply.Bus = req->scsi_io.Bus;
  1010. reply.MsgLength = sizeof(reply) / 4;
  1011. reply.Function = req->scsi_io.Function;
  1012. reply.CDBLength = req->scsi_io.CDBLength;
  1013. reply.SenseBufferLength = req->scsi_io.SenseBufferLength;
  1014. reply.MsgFlags = req->scsi_io.MsgFlags;
  1015. reply.MsgContext = req->scsi_io.MsgContext;
  1016. reply.SCSIState = MPI_SCSI_STATE_NO_SCSI_STATUS;
  1017. reply.IOCStatus = MPI_IOCSTATUS_SCSI_TASK_TERMINATED;
  1018. mptsas_fix_scsi_io_reply_endianness(&reply);
  1019. mptsas_post_reply(req->dev, (MPIDefaultReply *)&reply);
  1020. mptsas_free_request(req);
  1021. }
  1022. static void mptsas_save_request(QEMUFile *f, SCSIRequest *sreq)
  1023. {
  1024. MPTSASRequest *req = sreq->hba_private;
  1025. int i;
  1026. qemu_put_buffer(f, (unsigned char *)&req->scsi_io, sizeof(req->scsi_io));
  1027. qemu_put_be32(f, req->qsg.nsg);
  1028. for (i = 0; i < req->qsg.nsg; i++) {
  1029. qemu_put_be64(f, req->qsg.sg[i].base);
  1030. qemu_put_be64(f, req->qsg.sg[i].len);
  1031. }
  1032. }
  1033. static void *mptsas_load_request(QEMUFile *f, SCSIRequest *sreq)
  1034. {
  1035. SCSIBus *bus = sreq->bus;
  1036. MPTSASState *s = container_of(bus, MPTSASState, bus);
  1037. PCIDevice *pci = PCI_DEVICE(s);
  1038. MPTSASRequest *req;
  1039. int i, n;
  1040. req = g_new(MPTSASRequest, 1);
  1041. qemu_get_buffer(f, (unsigned char *)&req->scsi_io, sizeof(req->scsi_io));
  1042. n = qemu_get_be32(f);
  1043. /* TODO: add a way for SCSIBusInfo's load_request to fail,
  1044. * and fail migration instead of asserting here.
  1045. * This is just one thing (there are probably more) that must be
  1046. * fixed before we can allow NDEBUG compilation.
  1047. */
  1048. assert(n >= 0);
  1049. pci_dma_sglist_init(&req->qsg, pci, n);
  1050. for (i = 0; i < n; i++) {
  1051. uint64_t base = qemu_get_be64(f);
  1052. uint64_t len = qemu_get_be64(f);
  1053. qemu_sglist_add(&req->qsg, base, len);
  1054. }
  1055. scsi_req_ref(sreq);
  1056. req->sreq = sreq;
  1057. req->dev = s;
  1058. return req;
  1059. }
  1060. static const struct SCSIBusInfo mptsas_scsi_info = {
  1061. .tcq = true,
  1062. .max_target = MPTSAS_NUM_PORTS,
  1063. .max_lun = 1,
  1064. .get_sg_list = mptsas_get_sg_list,
  1065. .complete = mptsas_command_complete,
  1066. .cancel = mptsas_request_cancelled,
  1067. .save_request = mptsas_save_request,
  1068. .load_request = mptsas_load_request,
  1069. };
  1070. static void mptsas_scsi_realize(PCIDevice *dev, Error **errp)
  1071. {
  1072. MPTSASState *s = MPT_SAS(dev);
  1073. Error *err = NULL;
  1074. int ret;
  1075. dev->config[PCI_LATENCY_TIMER] = 0;
  1076. dev->config[PCI_INTERRUPT_PIN] = 0x01;
  1077. if (s->msi != ON_OFF_AUTO_OFF) {
  1078. ret = msi_init(dev, 0, 1, true, false, &err);
  1079. /* Any error other than -ENOTSUP(board's MSI support is broken)
  1080. * is a programming error */
  1081. assert(!ret || ret == -ENOTSUP);
  1082. if (ret && s->msi == ON_OFF_AUTO_ON) {
  1083. /* Can't satisfy user's explicit msi=on request, fail */
  1084. error_append_hint(&err, "You have to use msi=auto (default) or "
  1085. "msi=off with this machine type.\n");
  1086. error_propagate(errp, err);
  1087. return;
  1088. }
  1089. assert(!err || s->msi == ON_OFF_AUTO_AUTO);
  1090. /* With msi=auto, we fall back to MSI off silently */
  1091. error_free(err);
  1092. /* Only used for migration. */
  1093. s->msi_in_use = (ret == 0);
  1094. }
  1095. memory_region_init_io(&s->mmio_io, OBJECT(s), &mptsas_mmio_ops, s,
  1096. "mptsas-mmio", 0x4000);
  1097. memory_region_init_io(&s->port_io, OBJECT(s), &mptsas_port_ops, s,
  1098. "mptsas-io", 256);
  1099. memory_region_init_io(&s->diag_io, OBJECT(s), &mptsas_diag_ops, s,
  1100. "mptsas-diag", 0x10000);
  1101. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->port_io);
  1102. pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY |
  1103. PCI_BASE_ADDRESS_MEM_TYPE_32, &s->mmio_io);
  1104. pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY |
  1105. PCI_BASE_ADDRESS_MEM_TYPE_32, &s->diag_io);
  1106. if (!s->sas_addr) {
  1107. s->sas_addr = ((NAA_LOCALLY_ASSIGNED_ID << 24) |
  1108. IEEE_COMPANY_LOCALLY_ASSIGNED) << 36;
  1109. s->sas_addr |= (pci_dev_bus_num(dev) << 16);
  1110. s->sas_addr |= (PCI_SLOT(dev->devfn) << 8);
  1111. s->sas_addr |= PCI_FUNC(dev->devfn);
  1112. }
  1113. s->max_devices = MPTSAS_NUM_PORTS;
  1114. s->request_bh = qemu_bh_new(mptsas_fetch_requests, s);
  1115. QTAILQ_INIT(&s->pending);
  1116. scsi_bus_new(&s->bus, sizeof(s->bus), &dev->qdev, &mptsas_scsi_info, NULL);
  1117. }
  1118. static void mptsas_scsi_uninit(PCIDevice *dev)
  1119. {
  1120. MPTSASState *s = MPT_SAS(dev);
  1121. qemu_bh_delete(s->request_bh);
  1122. msi_uninit(dev);
  1123. }
  1124. static void mptsas_reset(DeviceState *dev)
  1125. {
  1126. MPTSASState *s = MPT_SAS(dev);
  1127. mptsas_hard_reset(s);
  1128. }
  1129. static int mptsas_post_load(void *opaque, int version_id)
  1130. {
  1131. MPTSASState *s = opaque;
  1132. if (s->doorbell_idx > s->doorbell_cnt ||
  1133. s->doorbell_cnt > ARRAY_SIZE(s->doorbell_msg) ||
  1134. s->doorbell_reply_idx > s->doorbell_reply_size ||
  1135. s->doorbell_reply_size > ARRAY_SIZE(s->doorbell_reply) ||
  1136. MPTSAS_FIFO_INVALID(s, request_post) ||
  1137. MPTSAS_FIFO_INVALID(s, reply_post) ||
  1138. MPTSAS_FIFO_INVALID(s, reply_free) ||
  1139. s->diagnostic_idx > 4) {
  1140. return -EINVAL;
  1141. }
  1142. return 0;
  1143. }
  1144. static const VMStateDescription vmstate_mptsas = {
  1145. .name = "mptsas",
  1146. .version_id = 0,
  1147. .minimum_version_id = 0,
  1148. .minimum_version_id_old = 0,
  1149. .post_load = mptsas_post_load,
  1150. .fields = (VMStateField[]) {
  1151. VMSTATE_PCI_DEVICE(dev, MPTSASState),
  1152. VMSTATE_BOOL(msi_in_use, MPTSASState),
  1153. VMSTATE_UINT32(state, MPTSASState),
  1154. VMSTATE_UINT8(who_init, MPTSASState),
  1155. VMSTATE_UINT8(doorbell_state, MPTSASState),
  1156. VMSTATE_UINT32_ARRAY(doorbell_msg, MPTSASState, 256),
  1157. VMSTATE_INT32(doorbell_idx, MPTSASState),
  1158. VMSTATE_INT32(doorbell_cnt, MPTSASState),
  1159. VMSTATE_UINT16_ARRAY(doorbell_reply, MPTSASState, 256),
  1160. VMSTATE_INT32(doorbell_reply_idx, MPTSASState),
  1161. VMSTATE_INT32(doorbell_reply_size, MPTSASState),
  1162. VMSTATE_UINT32(diagnostic, MPTSASState),
  1163. VMSTATE_UINT8(diagnostic_idx, MPTSASState),
  1164. VMSTATE_UINT32(intr_status, MPTSASState),
  1165. VMSTATE_UINT32(intr_mask, MPTSASState),
  1166. VMSTATE_UINT32_ARRAY(request_post, MPTSASState,
  1167. MPTSAS_REQUEST_QUEUE_DEPTH + 1),
  1168. VMSTATE_UINT16(request_post_head, MPTSASState),
  1169. VMSTATE_UINT16(request_post_tail, MPTSASState),
  1170. VMSTATE_UINT32_ARRAY(reply_post, MPTSASState,
  1171. MPTSAS_REPLY_QUEUE_DEPTH + 1),
  1172. VMSTATE_UINT16(reply_post_head, MPTSASState),
  1173. VMSTATE_UINT16(reply_post_tail, MPTSASState),
  1174. VMSTATE_UINT32_ARRAY(reply_free, MPTSASState,
  1175. MPTSAS_REPLY_QUEUE_DEPTH + 1),
  1176. VMSTATE_UINT16(reply_free_head, MPTSASState),
  1177. VMSTATE_UINT16(reply_free_tail, MPTSASState),
  1178. VMSTATE_UINT16(max_buses, MPTSASState),
  1179. VMSTATE_UINT16(max_devices, MPTSASState),
  1180. VMSTATE_UINT16(reply_frame_size, MPTSASState),
  1181. VMSTATE_UINT64(host_mfa_high_addr, MPTSASState),
  1182. VMSTATE_UINT64(sense_buffer_high_addr, MPTSASState),
  1183. VMSTATE_END_OF_LIST()
  1184. }
  1185. };
  1186. static Property mptsas_properties[] = {
  1187. DEFINE_PROP_UINT64("sas_address", MPTSASState, sas_addr, 0),
  1188. /* TODO: test MSI support under Windows */
  1189. DEFINE_PROP_ON_OFF_AUTO("msi", MPTSASState, msi, ON_OFF_AUTO_AUTO),
  1190. DEFINE_PROP_END_OF_LIST(),
  1191. };
  1192. static void mptsas1068_class_init(ObjectClass *oc, void *data)
  1193. {
  1194. DeviceClass *dc = DEVICE_CLASS(oc);
  1195. PCIDeviceClass *pc = PCI_DEVICE_CLASS(oc);
  1196. pc->realize = mptsas_scsi_realize;
  1197. pc->exit = mptsas_scsi_uninit;
  1198. pc->romfile = 0;
  1199. pc->vendor_id = PCI_VENDOR_ID_LSI_LOGIC;
  1200. pc->device_id = PCI_DEVICE_ID_LSI_SAS1068;
  1201. pc->subsystem_vendor_id = PCI_VENDOR_ID_LSI_LOGIC;
  1202. pc->subsystem_id = 0x8000;
  1203. pc->class_id = PCI_CLASS_STORAGE_SCSI;
  1204. dc->props = mptsas_properties;
  1205. dc->reset = mptsas_reset;
  1206. dc->vmsd = &vmstate_mptsas;
  1207. dc->desc = "LSI SAS 1068";
  1208. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1209. }
  1210. static const TypeInfo mptsas_info = {
  1211. .name = TYPE_MPTSAS1068,
  1212. .parent = TYPE_PCI_DEVICE,
  1213. .instance_size = sizeof(MPTSASState),
  1214. .class_init = mptsas1068_class_init,
  1215. .interfaces = (InterfaceInfo[]) {
  1216. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  1217. { },
  1218. },
  1219. };
  1220. static void mptsas_register_types(void)
  1221. {
  1222. type_register(&mptsas_info);
  1223. }
  1224. type_init(mptsas_register_types)