sifive_plic.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * SiFive PLIC (Platform Level Interrupt Controller)
  3. *
  4. * Copyright (c) 2017 SiFive, Inc.
  5. *
  6. * This provides a parameterizable interrupt controller based on SiFive's PLIC.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2 or later, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qemu/log.h"
  22. #include "qemu/module.h"
  23. #include "qemu/error-report.h"
  24. #include "hw/sysbus.h"
  25. #include "hw/pci/msi.h"
  26. #include "hw/boards.h"
  27. #include "hw/qdev-properties.h"
  28. #include "target/riscv/cpu.h"
  29. #include "sysemu/sysemu.h"
  30. #include "hw/riscv/sifive_plic.h"
  31. #define RISCV_DEBUG_PLIC 0
  32. static PLICMode char_to_mode(char c)
  33. {
  34. switch (c) {
  35. case 'U': return PLICMode_U;
  36. case 'S': return PLICMode_S;
  37. case 'H': return PLICMode_H;
  38. case 'M': return PLICMode_M;
  39. default:
  40. error_report("plic: invalid mode '%c'", c);
  41. exit(1);
  42. }
  43. }
  44. static char mode_to_char(PLICMode m)
  45. {
  46. switch (m) {
  47. case PLICMode_U: return 'U';
  48. case PLICMode_S: return 'S';
  49. case PLICMode_H: return 'H';
  50. case PLICMode_M: return 'M';
  51. default: return '?';
  52. }
  53. }
  54. static void sifive_plic_print_state(SiFivePLICState *plic)
  55. {
  56. int i;
  57. int addrid;
  58. /* pending */
  59. qemu_log("pending : ");
  60. for (i = plic->bitfield_words - 1; i >= 0; i--) {
  61. qemu_log("%08x", plic->pending[i]);
  62. }
  63. qemu_log("\n");
  64. /* pending */
  65. qemu_log("claimed : ");
  66. for (i = plic->bitfield_words - 1; i >= 0; i--) {
  67. qemu_log("%08x", plic->claimed[i]);
  68. }
  69. qemu_log("\n");
  70. for (addrid = 0; addrid < plic->num_addrs; addrid++) {
  71. qemu_log("hart%d-%c enable: ",
  72. plic->addr_config[addrid].hartid,
  73. mode_to_char(plic->addr_config[addrid].mode));
  74. for (i = plic->bitfield_words - 1; i >= 0; i--) {
  75. qemu_log("%08x", plic->enable[addrid * plic->bitfield_words + i]);
  76. }
  77. qemu_log("\n");
  78. }
  79. }
  80. static uint32_t atomic_set_masked(uint32_t *a, uint32_t mask, uint32_t value)
  81. {
  82. uint32_t old, new, cmp = atomic_read(a);
  83. do {
  84. old = cmp;
  85. new = (old & ~mask) | (value & mask);
  86. cmp = atomic_cmpxchg(a, old, new);
  87. } while (old != cmp);
  88. return old;
  89. }
  90. static void sifive_plic_set_pending(SiFivePLICState *plic, int irq, bool level)
  91. {
  92. atomic_set_masked(&plic->pending[irq >> 5], 1 << (irq & 31), -!!level);
  93. }
  94. static void sifive_plic_set_claimed(SiFivePLICState *plic, int irq, bool level)
  95. {
  96. atomic_set_masked(&plic->claimed[irq >> 5], 1 << (irq & 31), -!!level);
  97. }
  98. static int sifive_plic_irqs_pending(SiFivePLICState *plic, uint32_t addrid)
  99. {
  100. int i, j;
  101. for (i = 0; i < plic->bitfield_words; i++) {
  102. uint32_t pending_enabled_not_claimed =
  103. (plic->pending[i] & ~plic->claimed[i]) &
  104. plic->enable[addrid * plic->bitfield_words + i];
  105. if (!pending_enabled_not_claimed) {
  106. continue;
  107. }
  108. for (j = 0; j < 32; j++) {
  109. int irq = (i << 5) + j;
  110. uint32_t prio = plic->source_priority[irq];
  111. int enabled = pending_enabled_not_claimed & (1 << j);
  112. if (enabled && prio > plic->target_priority[addrid]) {
  113. return 1;
  114. }
  115. }
  116. }
  117. return 0;
  118. }
  119. static void sifive_plic_update(SiFivePLICState *plic)
  120. {
  121. int addrid;
  122. /* raise irq on harts where this irq is enabled */
  123. for (addrid = 0; addrid < plic->num_addrs; addrid++) {
  124. uint32_t hartid = plic->addr_config[addrid].hartid;
  125. PLICMode mode = plic->addr_config[addrid].mode;
  126. CPUState *cpu = qemu_get_cpu(hartid);
  127. CPURISCVState *env = cpu ? cpu->env_ptr : NULL;
  128. if (!env) {
  129. continue;
  130. }
  131. int level = sifive_plic_irqs_pending(plic, addrid);
  132. switch (mode) {
  133. case PLICMode_M:
  134. riscv_cpu_update_mip(RISCV_CPU(cpu), MIP_MEIP, BOOL_TO_MASK(level));
  135. break;
  136. case PLICMode_S:
  137. riscv_cpu_update_mip(RISCV_CPU(cpu), MIP_SEIP, BOOL_TO_MASK(level));
  138. break;
  139. default:
  140. break;
  141. }
  142. }
  143. if (RISCV_DEBUG_PLIC) {
  144. sifive_plic_print_state(plic);
  145. }
  146. }
  147. static uint32_t sifive_plic_claim(SiFivePLICState *plic, uint32_t addrid)
  148. {
  149. int i, j;
  150. for (i = 0; i < plic->bitfield_words; i++) {
  151. uint32_t pending_enabled_not_claimed =
  152. (plic->pending[i] & ~plic->claimed[i]) &
  153. plic->enable[addrid * plic->bitfield_words + i];
  154. if (!pending_enabled_not_claimed) {
  155. continue;
  156. }
  157. for (j = 0; j < 32; j++) {
  158. int irq = (i << 5) + j;
  159. uint32_t prio = plic->source_priority[irq];
  160. int enabled = pending_enabled_not_claimed & (1 << j);
  161. if (enabled && prio > plic->target_priority[addrid]) {
  162. sifive_plic_set_pending(plic, irq, false);
  163. sifive_plic_set_claimed(plic, irq, true);
  164. return irq;
  165. }
  166. }
  167. }
  168. return 0;
  169. }
  170. static uint64_t sifive_plic_read(void *opaque, hwaddr addr, unsigned size)
  171. {
  172. SiFivePLICState *plic = opaque;
  173. /* writes must be 4 byte words */
  174. if ((addr & 0x3) != 0) {
  175. goto err;
  176. }
  177. if (addr >= plic->priority_base && /* 4 bytes per source */
  178. addr < plic->priority_base + (plic->num_sources << 2))
  179. {
  180. uint32_t irq = ((addr - plic->priority_base) >> 2) + 1;
  181. if (RISCV_DEBUG_PLIC) {
  182. qemu_log("plic: read priority: irq=%d priority=%d\n",
  183. irq, plic->source_priority[irq]);
  184. }
  185. return plic->source_priority[irq];
  186. } else if (addr >= plic->pending_base && /* 1 bit per source */
  187. addr < plic->pending_base + (plic->num_sources >> 3))
  188. {
  189. uint32_t word = (addr - plic->pending_base) >> 2;
  190. if (RISCV_DEBUG_PLIC) {
  191. qemu_log("plic: read pending: word=%d value=%d\n",
  192. word, plic->pending[word]);
  193. }
  194. return plic->pending[word];
  195. } else if (addr >= plic->enable_base && /* 1 bit per source */
  196. addr < plic->enable_base + plic->num_addrs * plic->enable_stride)
  197. {
  198. uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
  199. uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
  200. if (wordid < plic->bitfield_words) {
  201. if (RISCV_DEBUG_PLIC) {
  202. qemu_log("plic: read enable: hart%d-%c word=%d value=%x\n",
  203. plic->addr_config[addrid].hartid,
  204. mode_to_char(plic->addr_config[addrid].mode), wordid,
  205. plic->enable[addrid * plic->bitfield_words + wordid]);
  206. }
  207. return plic->enable[addrid * plic->bitfield_words + wordid];
  208. }
  209. } else if (addr >= plic->context_base && /* 1 bit per source */
  210. addr < plic->context_base + plic->num_addrs * plic->context_stride)
  211. {
  212. uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
  213. uint32_t contextid = (addr & (plic->context_stride - 1));
  214. if (contextid == 0) {
  215. if (RISCV_DEBUG_PLIC) {
  216. qemu_log("plic: read priority: hart%d-%c priority=%x\n",
  217. plic->addr_config[addrid].hartid,
  218. mode_to_char(plic->addr_config[addrid].mode),
  219. plic->target_priority[addrid]);
  220. }
  221. return plic->target_priority[addrid];
  222. } else if (contextid == 4) {
  223. uint32_t value = sifive_plic_claim(plic, addrid);
  224. if (RISCV_DEBUG_PLIC) {
  225. qemu_log("plic: read claim: hart%d-%c irq=%x\n",
  226. plic->addr_config[addrid].hartid,
  227. mode_to_char(plic->addr_config[addrid].mode),
  228. value);
  229. sifive_plic_print_state(plic);
  230. }
  231. return value;
  232. }
  233. }
  234. err:
  235. qemu_log_mask(LOG_GUEST_ERROR,
  236. "%s: Invalid register read 0x%" HWADDR_PRIx "\n",
  237. __func__, addr);
  238. return 0;
  239. }
  240. static void sifive_plic_write(void *opaque, hwaddr addr, uint64_t value,
  241. unsigned size)
  242. {
  243. SiFivePLICState *plic = opaque;
  244. /* writes must be 4 byte words */
  245. if ((addr & 0x3) != 0) {
  246. goto err;
  247. }
  248. if (addr >= plic->priority_base && /* 4 bytes per source */
  249. addr < plic->priority_base + (plic->num_sources << 2))
  250. {
  251. uint32_t irq = ((addr - plic->priority_base) >> 2) + 1;
  252. plic->source_priority[irq] = value & 7;
  253. if (RISCV_DEBUG_PLIC) {
  254. qemu_log("plic: write priority: irq=%d priority=%d\n",
  255. irq, plic->source_priority[irq]);
  256. }
  257. return;
  258. } else if (addr >= plic->pending_base && /* 1 bit per source */
  259. addr < plic->pending_base + (plic->num_sources >> 3))
  260. {
  261. qemu_log_mask(LOG_GUEST_ERROR,
  262. "%s: invalid pending write: 0x%" HWADDR_PRIx "",
  263. __func__, addr);
  264. return;
  265. } else if (addr >= plic->enable_base && /* 1 bit per source */
  266. addr < plic->enable_base + plic->num_addrs * plic->enable_stride)
  267. {
  268. uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
  269. uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
  270. if (wordid < plic->bitfield_words) {
  271. plic->enable[addrid * plic->bitfield_words + wordid] = value;
  272. if (RISCV_DEBUG_PLIC) {
  273. qemu_log("plic: write enable: hart%d-%c word=%d value=%x\n",
  274. plic->addr_config[addrid].hartid,
  275. mode_to_char(plic->addr_config[addrid].mode), wordid,
  276. plic->enable[addrid * plic->bitfield_words + wordid]);
  277. }
  278. return;
  279. }
  280. } else if (addr >= plic->context_base && /* 4 bytes per reg */
  281. addr < plic->context_base + plic->num_addrs * plic->context_stride)
  282. {
  283. uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
  284. uint32_t contextid = (addr & (plic->context_stride - 1));
  285. if (contextid == 0) {
  286. if (RISCV_DEBUG_PLIC) {
  287. qemu_log("plic: write priority: hart%d-%c priority=%x\n",
  288. plic->addr_config[addrid].hartid,
  289. mode_to_char(plic->addr_config[addrid].mode),
  290. plic->target_priority[addrid]);
  291. }
  292. if (value <= plic->num_priorities) {
  293. plic->target_priority[addrid] = value;
  294. sifive_plic_update(plic);
  295. }
  296. return;
  297. } else if (contextid == 4) {
  298. if (RISCV_DEBUG_PLIC) {
  299. qemu_log("plic: write claim: hart%d-%c irq=%x\n",
  300. plic->addr_config[addrid].hartid,
  301. mode_to_char(plic->addr_config[addrid].mode),
  302. (uint32_t)value);
  303. }
  304. if (value < plic->num_sources) {
  305. sifive_plic_set_claimed(plic, value, false);
  306. sifive_plic_update(plic);
  307. }
  308. return;
  309. }
  310. }
  311. err:
  312. qemu_log_mask(LOG_GUEST_ERROR,
  313. "%s: Invalid register write 0x%" HWADDR_PRIx "\n",
  314. __func__, addr);
  315. }
  316. static const MemoryRegionOps sifive_plic_ops = {
  317. .read = sifive_plic_read,
  318. .write = sifive_plic_write,
  319. .endianness = DEVICE_LITTLE_ENDIAN,
  320. .valid = {
  321. .min_access_size = 4,
  322. .max_access_size = 4
  323. }
  324. };
  325. static Property sifive_plic_properties[] = {
  326. DEFINE_PROP_STRING("hart-config", SiFivePLICState, hart_config),
  327. DEFINE_PROP_UINT32("num-sources", SiFivePLICState, num_sources, 0),
  328. DEFINE_PROP_UINT32("num-priorities", SiFivePLICState, num_priorities, 0),
  329. DEFINE_PROP_UINT32("priority-base", SiFivePLICState, priority_base, 0),
  330. DEFINE_PROP_UINT32("pending-base", SiFivePLICState, pending_base, 0),
  331. DEFINE_PROP_UINT32("enable-base", SiFivePLICState, enable_base, 0),
  332. DEFINE_PROP_UINT32("enable-stride", SiFivePLICState, enable_stride, 0),
  333. DEFINE_PROP_UINT32("context-base", SiFivePLICState, context_base, 0),
  334. DEFINE_PROP_UINT32("context-stride", SiFivePLICState, context_stride, 0),
  335. DEFINE_PROP_UINT32("aperture-size", SiFivePLICState, aperture_size, 0),
  336. DEFINE_PROP_END_OF_LIST(),
  337. };
  338. /*
  339. * parse PLIC hart/mode address offset config
  340. *
  341. * "M" 1 hart with M mode
  342. * "MS,MS" 2 harts, 0-1 with M and S mode
  343. * "M,MS,MS,MS,MS" 5 harts, 0 with M mode, 1-5 with M and S mode
  344. */
  345. static void parse_hart_config(SiFivePLICState *plic)
  346. {
  347. int addrid, hartid, modes;
  348. const char *p;
  349. char c;
  350. /* count and validate hart/mode combinations */
  351. addrid = 0, hartid = 0, modes = 0;
  352. p = plic->hart_config;
  353. while ((c = *p++)) {
  354. if (c == ',') {
  355. addrid += ctpop8(modes);
  356. modes = 0;
  357. hartid++;
  358. } else {
  359. int m = 1 << char_to_mode(c);
  360. if (modes == (modes | m)) {
  361. error_report("plic: duplicate mode '%c' in config: %s",
  362. c, plic->hart_config);
  363. exit(1);
  364. }
  365. modes |= m;
  366. }
  367. }
  368. if (modes) {
  369. addrid += ctpop8(modes);
  370. }
  371. hartid++;
  372. /* store hart/mode combinations */
  373. plic->num_addrs = addrid;
  374. plic->addr_config = g_new(PLICAddr, plic->num_addrs);
  375. addrid = 0, hartid = 0;
  376. p = plic->hart_config;
  377. while ((c = *p++)) {
  378. if (c == ',') {
  379. hartid++;
  380. } else {
  381. plic->addr_config[addrid].addrid = addrid;
  382. plic->addr_config[addrid].hartid = hartid;
  383. plic->addr_config[addrid].mode = char_to_mode(c);
  384. addrid++;
  385. }
  386. }
  387. }
  388. static void sifive_plic_irq_request(void *opaque, int irq, int level)
  389. {
  390. SiFivePLICState *plic = opaque;
  391. if (RISCV_DEBUG_PLIC) {
  392. qemu_log("sifive_plic_irq_request: irq=%d level=%d\n", irq, level);
  393. }
  394. sifive_plic_set_pending(plic, irq, level > 0);
  395. sifive_plic_update(plic);
  396. }
  397. static void sifive_plic_realize(DeviceState *dev, Error **errp)
  398. {
  399. MachineState *ms = MACHINE(qdev_get_machine());
  400. unsigned int smp_cpus = ms->smp.cpus;
  401. SiFivePLICState *plic = SIFIVE_PLIC(dev);
  402. int i;
  403. memory_region_init_io(&plic->mmio, OBJECT(dev), &sifive_plic_ops, plic,
  404. TYPE_SIFIVE_PLIC, plic->aperture_size);
  405. parse_hart_config(plic);
  406. plic->bitfield_words = (plic->num_sources + 31) >> 5;
  407. plic->source_priority = g_new0(uint32_t, plic->num_sources);
  408. plic->target_priority = g_new(uint32_t, plic->num_addrs);
  409. plic->pending = g_new0(uint32_t, plic->bitfield_words);
  410. plic->claimed = g_new0(uint32_t, plic->bitfield_words);
  411. plic->enable = g_new0(uint32_t, plic->bitfield_words * plic->num_addrs);
  412. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &plic->mmio);
  413. qdev_init_gpio_in(dev, sifive_plic_irq_request, plic->num_sources);
  414. /* We can't allow the supervisor to control SEIP as this would allow the
  415. * supervisor to clear a pending external interrupt which will result in
  416. * lost a interrupt in the case a PLIC is attached. The SEIP bit must be
  417. * hardware controlled when a PLIC is attached.
  418. */
  419. for (i = 0; i < smp_cpus; i++) {
  420. RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(i));
  421. if (riscv_cpu_claim_interrupts(cpu, MIP_SEIP) < 0) {
  422. error_report("SEIP already claimed");
  423. exit(1);
  424. }
  425. }
  426. msi_nonbroken = true;
  427. }
  428. static void sifive_plic_class_init(ObjectClass *klass, void *data)
  429. {
  430. DeviceClass *dc = DEVICE_CLASS(klass);
  431. dc->props = sifive_plic_properties;
  432. dc->realize = sifive_plic_realize;
  433. }
  434. static const TypeInfo sifive_plic_info = {
  435. .name = TYPE_SIFIVE_PLIC,
  436. .parent = TYPE_SYS_BUS_DEVICE,
  437. .instance_size = sizeof(SiFivePLICState),
  438. .class_init = sifive_plic_class_init,
  439. };
  440. static void sifive_plic_register_types(void)
  441. {
  442. type_register_static(&sifive_plic_info);
  443. }
  444. type_init(sifive_plic_register_types)
  445. /*
  446. * Create PLIC device.
  447. */
  448. DeviceState *sifive_plic_create(hwaddr addr, char *hart_config,
  449. uint32_t num_sources, uint32_t num_priorities,
  450. uint32_t priority_base, uint32_t pending_base,
  451. uint32_t enable_base, uint32_t enable_stride,
  452. uint32_t context_base, uint32_t context_stride,
  453. uint32_t aperture_size)
  454. {
  455. DeviceState *dev = qdev_create(NULL, TYPE_SIFIVE_PLIC);
  456. assert(enable_stride == (enable_stride & -enable_stride));
  457. assert(context_stride == (context_stride & -context_stride));
  458. qdev_prop_set_string(dev, "hart-config", hart_config);
  459. qdev_prop_set_uint32(dev, "num-sources", num_sources);
  460. qdev_prop_set_uint32(dev, "num-priorities", num_priorities);
  461. qdev_prop_set_uint32(dev, "priority-base", priority_base);
  462. qdev_prop_set_uint32(dev, "pending-base", pending_base);
  463. qdev_prop_set_uint32(dev, "enable-base", enable_base);
  464. qdev_prop_set_uint32(dev, "enable-stride", enable_stride);
  465. qdev_prop_set_uint32(dev, "context-base", context_base);
  466. qdev_prop_set_uint32(dev, "context-stride", context_stride);
  467. qdev_prop_set_uint32(dev, "aperture-size", aperture_size);
  468. qdev_init_nofail(dev);
  469. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
  470. return dev;
  471. }