gen_pcie_root_port.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Generic PCI Express Root Port emulation
  3. *
  4. * Copyright (C) 2017 Red Hat Inc
  5. *
  6. * Authors:
  7. * Marcel Apfelbaum <marcel@redhat.com>
  8. *
  9. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  10. * See the COPYING file in the top-level directory.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qapi/error.h"
  14. #include "qemu/module.h"
  15. #include "hw/pci/msix.h"
  16. #include "hw/pci/pcie_port.h"
  17. #include "hw/qdev-properties.h"
  18. #include "migration/vmstate.h"
  19. #define TYPE_GEN_PCIE_ROOT_PORT "pcie-root-port"
  20. #define GEN_PCIE_ROOT_PORT(obj) \
  21. OBJECT_CHECK(GenPCIERootPort, (obj), TYPE_GEN_PCIE_ROOT_PORT)
  22. #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100
  23. #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \
  24. (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF)
  25. #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR 1
  26. typedef struct GenPCIERootPort {
  27. /*< private >*/
  28. PCIESlot parent_obj;
  29. /*< public >*/
  30. bool migrate_msix;
  31. /* additional resources to reserve */
  32. PCIResReserve res_reserve;
  33. } GenPCIERootPort;
  34. static uint8_t gen_rp_aer_vector(const PCIDevice *d)
  35. {
  36. return 0;
  37. }
  38. static int gen_rp_interrupts_init(PCIDevice *d, Error **errp)
  39. {
  40. int rc;
  41. rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp);
  42. if (rc < 0) {
  43. assert(rc == -ENOTSUP);
  44. } else {
  45. msix_vector_use(d, 0);
  46. }
  47. return rc;
  48. }
  49. static void gen_rp_interrupts_uninit(PCIDevice *d)
  50. {
  51. msix_uninit_exclusive_bar(d);
  52. }
  53. static bool gen_rp_test_migrate_msix(void *opaque, int version_id)
  54. {
  55. GenPCIERootPort *rp = opaque;
  56. return rp->migrate_msix;
  57. }
  58. static void gen_rp_realize(DeviceState *dev, Error **errp)
  59. {
  60. PCIDevice *d = PCI_DEVICE(dev);
  61. GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d);
  62. PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d);
  63. Error *local_err = NULL;
  64. rpc->parent_realize(dev, &local_err);
  65. if (local_err) {
  66. error_propagate(errp, local_err);
  67. return;
  68. }
  69. int rc = pci_bridge_qemu_reserve_cap_init(d, 0,
  70. grp->res_reserve, errp);
  71. if (rc < 0) {
  72. rpc->parent_class.exit(d);
  73. return;
  74. }
  75. if (!grp->res_reserve.io) {
  76. pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND,
  77. PCI_COMMAND_IO);
  78. d->wmask[PCI_IO_BASE] = 0;
  79. d->wmask[PCI_IO_LIMIT] = 0;
  80. }
  81. }
  82. static const VMStateDescription vmstate_rp_dev = {
  83. .name = "pcie-root-port",
  84. .priority = MIG_PRI_PCI_BUS,
  85. .version_id = 1,
  86. .minimum_version_id = 1,
  87. .post_load = pcie_cap_slot_post_load,
  88. .fields = (VMStateField[]) {
  89. VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
  90. VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
  91. PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
  92. VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj,
  93. GenPCIERootPort,
  94. gen_rp_test_migrate_msix),
  95. VMSTATE_END_OF_LIST()
  96. }
  97. };
  98. static Property gen_rp_props[] = {
  99. DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort,
  100. migrate_msix, true),
  101. DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort,
  102. res_reserve.bus, -1),
  103. DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort,
  104. res_reserve.io, -1),
  105. DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort,
  106. res_reserve.mem_non_pref, -1),
  107. DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort,
  108. res_reserve.mem_pref_32, -1),
  109. DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort,
  110. res_reserve.mem_pref_64, -1),
  111. DEFINE_PROP_PCIE_LINK_SPEED("x-speed", PCIESlot,
  112. speed, PCIE_LINK_SPEED_16),
  113. DEFINE_PROP_PCIE_LINK_WIDTH("x-width", PCIESlot,
  114. width, PCIE_LINK_WIDTH_32),
  115. DEFINE_PROP_END_OF_LIST()
  116. };
  117. static void gen_rp_dev_class_init(ObjectClass *klass, void *data)
  118. {
  119. DeviceClass *dc = DEVICE_CLASS(klass);
  120. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  121. PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass);
  122. k->vendor_id = PCI_VENDOR_ID_REDHAT;
  123. k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP;
  124. dc->desc = "PCI Express Root Port";
  125. dc->vmsd = &vmstate_rp_dev;
  126. dc->props = gen_rp_props;
  127. device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize);
  128. rpc->aer_vector = gen_rp_aer_vector;
  129. rpc->interrupts_init = gen_rp_interrupts_init;
  130. rpc->interrupts_uninit = gen_rp_interrupts_uninit;
  131. rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET;
  132. rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET;
  133. }
  134. static const TypeInfo gen_rp_dev_info = {
  135. .name = TYPE_GEN_PCIE_ROOT_PORT,
  136. .parent = TYPE_PCIE_ROOT_PORT,
  137. .instance_size = sizeof(GenPCIERootPort),
  138. .class_init = gen_rp_dev_class_init,
  139. };
  140. static void gen_rp_register_types(void)
  141. {
  142. type_register_static(&gen_rp_dev_info);
  143. }
  144. type_init(gen_rp_register_types)