zynq_slcr.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * Status and system control registers for Xilinx Zynq Platform
  3. *
  4. * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
  5. * Copyright (c) 2012 PetaLogix Pty Ltd.
  6. * Based on hw/arm_sysctl.c, written by Paul Brook
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. *
  13. * You should have received a copy of the GNU General Public License along
  14. * with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include "qemu/osdep.h"
  17. #include "qemu/timer.h"
  18. #include "sysemu/runstate.h"
  19. #include "hw/sysbus.h"
  20. #include "migration/vmstate.h"
  21. #include "qemu/log.h"
  22. #include "qemu/module.h"
  23. #include "hw/registerfields.h"
  24. #ifndef ZYNQ_SLCR_ERR_DEBUG
  25. #define ZYNQ_SLCR_ERR_DEBUG 0
  26. #endif
  27. #define DB_PRINT(...) do { \
  28. if (ZYNQ_SLCR_ERR_DEBUG) { \
  29. fprintf(stderr, ": %s: ", __func__); \
  30. fprintf(stderr, ## __VA_ARGS__); \
  31. } \
  32. } while (0)
  33. #define XILINX_LOCK_KEY 0x767b
  34. #define XILINX_UNLOCK_KEY 0xdf0d
  35. REG32(SCL, 0x000)
  36. REG32(LOCK, 0x004)
  37. REG32(UNLOCK, 0x008)
  38. REG32(LOCKSTA, 0x00c)
  39. REG32(ARM_PLL_CTRL, 0x100)
  40. REG32(DDR_PLL_CTRL, 0x104)
  41. REG32(IO_PLL_CTRL, 0x108)
  42. REG32(PLL_STATUS, 0x10c)
  43. REG32(ARM_PLL_CFG, 0x110)
  44. REG32(DDR_PLL_CFG, 0x114)
  45. REG32(IO_PLL_CFG, 0x118)
  46. REG32(ARM_CLK_CTRL, 0x120)
  47. REG32(DDR_CLK_CTRL, 0x124)
  48. REG32(DCI_CLK_CTRL, 0x128)
  49. REG32(APER_CLK_CTRL, 0x12c)
  50. REG32(USB0_CLK_CTRL, 0x130)
  51. REG32(USB1_CLK_CTRL, 0x134)
  52. REG32(GEM0_RCLK_CTRL, 0x138)
  53. REG32(GEM1_RCLK_CTRL, 0x13c)
  54. REG32(GEM0_CLK_CTRL, 0x140)
  55. REG32(GEM1_CLK_CTRL, 0x144)
  56. REG32(SMC_CLK_CTRL, 0x148)
  57. REG32(LQSPI_CLK_CTRL, 0x14c)
  58. REG32(SDIO_CLK_CTRL, 0x150)
  59. REG32(UART_CLK_CTRL, 0x154)
  60. REG32(SPI_CLK_CTRL, 0x158)
  61. REG32(CAN_CLK_CTRL, 0x15c)
  62. REG32(CAN_MIOCLK_CTRL, 0x160)
  63. REG32(DBG_CLK_CTRL, 0x164)
  64. REG32(PCAP_CLK_CTRL, 0x168)
  65. REG32(TOPSW_CLK_CTRL, 0x16c)
  66. #define FPGA_CTRL_REGS(n, start) \
  67. REG32(FPGA ## n ## _CLK_CTRL, (start)) \
  68. REG32(FPGA ## n ## _THR_CTRL, (start) + 0x4)\
  69. REG32(FPGA ## n ## _THR_CNT, (start) + 0x8)\
  70. REG32(FPGA ## n ## _THR_STA, (start) + 0xc)
  71. FPGA_CTRL_REGS(0, 0x170)
  72. FPGA_CTRL_REGS(1, 0x180)
  73. FPGA_CTRL_REGS(2, 0x190)
  74. FPGA_CTRL_REGS(3, 0x1a0)
  75. REG32(BANDGAP_TRIP, 0x1b8)
  76. REG32(PLL_PREDIVISOR, 0x1c0)
  77. REG32(CLK_621_TRUE, 0x1c4)
  78. REG32(PSS_RST_CTRL, 0x200)
  79. FIELD(PSS_RST_CTRL, SOFT_RST, 0, 1)
  80. REG32(DDR_RST_CTRL, 0x204)
  81. REG32(TOPSW_RESET_CTRL, 0x208)
  82. REG32(DMAC_RST_CTRL, 0x20c)
  83. REG32(USB_RST_CTRL, 0x210)
  84. REG32(GEM_RST_CTRL, 0x214)
  85. REG32(SDIO_RST_CTRL, 0x218)
  86. REG32(SPI_RST_CTRL, 0x21c)
  87. REG32(CAN_RST_CTRL, 0x220)
  88. REG32(I2C_RST_CTRL, 0x224)
  89. REG32(UART_RST_CTRL, 0x228)
  90. REG32(GPIO_RST_CTRL, 0x22c)
  91. REG32(LQSPI_RST_CTRL, 0x230)
  92. REG32(SMC_RST_CTRL, 0x234)
  93. REG32(OCM_RST_CTRL, 0x238)
  94. REG32(FPGA_RST_CTRL, 0x240)
  95. REG32(A9_CPU_RST_CTRL, 0x244)
  96. REG32(RS_AWDT_CTRL, 0x24c)
  97. REG32(RST_REASON, 0x250)
  98. REG32(REBOOT_STATUS, 0x258)
  99. REG32(BOOT_MODE, 0x25c)
  100. REG32(APU_CTRL, 0x300)
  101. REG32(WDT_CLK_SEL, 0x304)
  102. REG32(TZ_DMA_NS, 0x440)
  103. REG32(TZ_DMA_IRQ_NS, 0x444)
  104. REG32(TZ_DMA_PERIPH_NS, 0x448)
  105. REG32(PSS_IDCODE, 0x530)
  106. REG32(DDR_URGENT, 0x600)
  107. REG32(DDR_CAL_START, 0x60c)
  108. REG32(DDR_REF_START, 0x614)
  109. REG32(DDR_CMD_STA, 0x618)
  110. REG32(DDR_URGENT_SEL, 0x61c)
  111. REG32(DDR_DFI_STATUS, 0x620)
  112. REG32(MIO, 0x700)
  113. #define MIO_LENGTH 54
  114. REG32(MIO_LOOPBACK, 0x804)
  115. REG32(MIO_MST_TRI0, 0x808)
  116. REG32(MIO_MST_TRI1, 0x80c)
  117. REG32(SD0_WP_CD_SEL, 0x830)
  118. REG32(SD1_WP_CD_SEL, 0x834)
  119. REG32(LVL_SHFTR_EN, 0x900)
  120. REG32(OCM_CFG, 0x910)
  121. REG32(CPU_RAM, 0xa00)
  122. REG32(IOU, 0xa30)
  123. REG32(DMAC_RAM, 0xa50)
  124. REG32(AFI0, 0xa60)
  125. REG32(AFI1, 0xa6c)
  126. REG32(AFI2, 0xa78)
  127. REG32(AFI3, 0xa84)
  128. #define AFI_LENGTH 3
  129. REG32(OCM, 0xa90)
  130. REG32(DEVCI_RAM, 0xaa0)
  131. REG32(CSG_RAM, 0xab0)
  132. REG32(GPIOB_CTRL, 0xb00)
  133. REG32(GPIOB_CFG_CMOS18, 0xb04)
  134. REG32(GPIOB_CFG_CMOS25, 0xb08)
  135. REG32(GPIOB_CFG_CMOS33, 0xb0c)
  136. REG32(GPIOB_CFG_HSTL, 0xb14)
  137. REG32(GPIOB_DRVR_BIAS_CTRL, 0xb18)
  138. REG32(DDRIOB, 0xb40)
  139. #define DDRIOB_LENGTH 14
  140. #define ZYNQ_SLCR_MMIO_SIZE 0x1000
  141. #define ZYNQ_SLCR_NUM_REGS (ZYNQ_SLCR_MMIO_SIZE / 4)
  142. #define TYPE_ZYNQ_SLCR "xilinx,zynq_slcr"
  143. #define ZYNQ_SLCR(obj) OBJECT_CHECK(ZynqSLCRState, (obj), TYPE_ZYNQ_SLCR)
  144. typedef struct ZynqSLCRState {
  145. SysBusDevice parent_obj;
  146. MemoryRegion iomem;
  147. uint32_t regs[ZYNQ_SLCR_NUM_REGS];
  148. } ZynqSLCRState;
  149. static void zynq_slcr_reset(DeviceState *d)
  150. {
  151. ZynqSLCRState *s = ZYNQ_SLCR(d);
  152. int i;
  153. DB_PRINT("RESET\n");
  154. s->regs[R_LOCKSTA] = 1;
  155. /* 0x100 - 0x11C */
  156. s->regs[R_ARM_PLL_CTRL] = 0x0001A008;
  157. s->regs[R_DDR_PLL_CTRL] = 0x0001A008;
  158. s->regs[R_IO_PLL_CTRL] = 0x0001A008;
  159. s->regs[R_PLL_STATUS] = 0x0000003F;
  160. s->regs[R_ARM_PLL_CFG] = 0x00014000;
  161. s->regs[R_DDR_PLL_CFG] = 0x00014000;
  162. s->regs[R_IO_PLL_CFG] = 0x00014000;
  163. /* 0x120 - 0x16C */
  164. s->regs[R_ARM_CLK_CTRL] = 0x1F000400;
  165. s->regs[R_DDR_CLK_CTRL] = 0x18400003;
  166. s->regs[R_DCI_CLK_CTRL] = 0x01E03201;
  167. s->regs[R_APER_CLK_CTRL] = 0x01FFCCCD;
  168. s->regs[R_USB0_CLK_CTRL] = s->regs[R_USB1_CLK_CTRL] = 0x00101941;
  169. s->regs[R_GEM0_RCLK_CTRL] = s->regs[R_GEM1_RCLK_CTRL] = 0x00000001;
  170. s->regs[R_GEM0_CLK_CTRL] = s->regs[R_GEM1_CLK_CTRL] = 0x00003C01;
  171. s->regs[R_SMC_CLK_CTRL] = 0x00003C01;
  172. s->regs[R_LQSPI_CLK_CTRL] = 0x00002821;
  173. s->regs[R_SDIO_CLK_CTRL] = 0x00001E03;
  174. s->regs[R_UART_CLK_CTRL] = 0x00003F03;
  175. s->regs[R_SPI_CLK_CTRL] = 0x00003F03;
  176. s->regs[R_CAN_CLK_CTRL] = 0x00501903;
  177. s->regs[R_DBG_CLK_CTRL] = 0x00000F03;
  178. s->regs[R_PCAP_CLK_CTRL] = 0x00000F01;
  179. /* 0x170 - 0x1AC */
  180. s->regs[R_FPGA0_CLK_CTRL] = s->regs[R_FPGA1_CLK_CTRL]
  181. = s->regs[R_FPGA2_CLK_CTRL]
  182. = s->regs[R_FPGA3_CLK_CTRL] = 0x00101800;
  183. s->regs[R_FPGA0_THR_STA] = s->regs[R_FPGA1_THR_STA]
  184. = s->regs[R_FPGA2_THR_STA]
  185. = s->regs[R_FPGA3_THR_STA] = 0x00010000;
  186. /* 0x1B0 - 0x1D8 */
  187. s->regs[R_BANDGAP_TRIP] = 0x0000001F;
  188. s->regs[R_PLL_PREDIVISOR] = 0x00000001;
  189. s->regs[R_CLK_621_TRUE] = 0x00000001;
  190. /* 0x200 - 0x25C */
  191. s->regs[R_FPGA_RST_CTRL] = 0x01F33F0F;
  192. s->regs[R_RST_REASON] = 0x00000040;
  193. s->regs[R_BOOT_MODE] = 0x00000001;
  194. /* 0x700 - 0x7D4 */
  195. for (i = 0; i < 54; i++) {
  196. s->regs[R_MIO + i] = 0x00001601;
  197. }
  198. for (i = 2; i <= 8; i++) {
  199. s->regs[R_MIO + i] = 0x00000601;
  200. }
  201. s->regs[R_MIO_MST_TRI0] = s->regs[R_MIO_MST_TRI1] = 0xFFFFFFFF;
  202. s->regs[R_CPU_RAM + 0] = s->regs[R_CPU_RAM + 1] = s->regs[R_CPU_RAM + 3]
  203. = s->regs[R_CPU_RAM + 4] = s->regs[R_CPU_RAM + 7]
  204. = 0x00010101;
  205. s->regs[R_CPU_RAM + 2] = s->regs[R_CPU_RAM + 5] = 0x01010101;
  206. s->regs[R_CPU_RAM + 6] = 0x00000001;
  207. s->regs[R_IOU + 0] = s->regs[R_IOU + 1] = s->regs[R_IOU + 2]
  208. = s->regs[R_IOU + 3] = 0x09090909;
  209. s->regs[R_IOU + 4] = s->regs[R_IOU + 5] = 0x00090909;
  210. s->regs[R_IOU + 6] = 0x00000909;
  211. s->regs[R_DMAC_RAM] = 0x00000009;
  212. s->regs[R_AFI0 + 0] = s->regs[R_AFI0 + 1] = 0x09090909;
  213. s->regs[R_AFI1 + 0] = s->regs[R_AFI1 + 1] = 0x09090909;
  214. s->regs[R_AFI2 + 0] = s->regs[R_AFI2 + 1] = 0x09090909;
  215. s->regs[R_AFI3 + 0] = s->regs[R_AFI3 + 1] = 0x09090909;
  216. s->regs[R_AFI0 + 2] = s->regs[R_AFI1 + 2] = s->regs[R_AFI2 + 2]
  217. = s->regs[R_AFI3 + 2] = 0x00000909;
  218. s->regs[R_OCM + 0] = 0x01010101;
  219. s->regs[R_OCM + 1] = s->regs[R_OCM + 2] = 0x09090909;
  220. s->regs[R_DEVCI_RAM] = 0x00000909;
  221. s->regs[R_CSG_RAM] = 0x00000001;
  222. s->regs[R_DDRIOB + 0] = s->regs[R_DDRIOB + 1] = s->regs[R_DDRIOB + 2]
  223. = s->regs[R_DDRIOB + 3] = 0x00000e00;
  224. s->regs[R_DDRIOB + 4] = s->regs[R_DDRIOB + 5] = s->regs[R_DDRIOB + 6]
  225. = 0x00000e00;
  226. s->regs[R_DDRIOB + 12] = 0x00000021;
  227. }
  228. static bool zynq_slcr_check_offset(hwaddr offset, bool rnw)
  229. {
  230. switch (offset) {
  231. case R_LOCK:
  232. case R_UNLOCK:
  233. case R_DDR_CAL_START:
  234. case R_DDR_REF_START:
  235. return !rnw; /* Write only */
  236. case R_LOCKSTA:
  237. case R_FPGA0_THR_STA:
  238. case R_FPGA1_THR_STA:
  239. case R_FPGA2_THR_STA:
  240. case R_FPGA3_THR_STA:
  241. case R_BOOT_MODE:
  242. case R_PSS_IDCODE:
  243. case R_DDR_CMD_STA:
  244. case R_DDR_DFI_STATUS:
  245. case R_PLL_STATUS:
  246. return rnw;/* read only */
  247. case R_SCL:
  248. case R_ARM_PLL_CTRL ... R_IO_PLL_CTRL:
  249. case R_ARM_PLL_CFG ... R_IO_PLL_CFG:
  250. case R_ARM_CLK_CTRL ... R_TOPSW_CLK_CTRL:
  251. case R_FPGA0_CLK_CTRL ... R_FPGA0_THR_CNT:
  252. case R_FPGA1_CLK_CTRL ... R_FPGA1_THR_CNT:
  253. case R_FPGA2_CLK_CTRL ... R_FPGA2_THR_CNT:
  254. case R_FPGA3_CLK_CTRL ... R_FPGA3_THR_CNT:
  255. case R_BANDGAP_TRIP:
  256. case R_PLL_PREDIVISOR:
  257. case R_CLK_621_TRUE:
  258. case R_PSS_RST_CTRL ... R_A9_CPU_RST_CTRL:
  259. case R_RS_AWDT_CTRL:
  260. case R_RST_REASON:
  261. case R_REBOOT_STATUS:
  262. case R_APU_CTRL:
  263. case R_WDT_CLK_SEL:
  264. case R_TZ_DMA_NS ... R_TZ_DMA_PERIPH_NS:
  265. case R_DDR_URGENT:
  266. case R_DDR_URGENT_SEL:
  267. case R_MIO ... R_MIO + MIO_LENGTH - 1:
  268. case R_MIO_LOOPBACK ... R_MIO_MST_TRI1:
  269. case R_SD0_WP_CD_SEL:
  270. case R_SD1_WP_CD_SEL:
  271. case R_LVL_SHFTR_EN:
  272. case R_OCM_CFG:
  273. case R_CPU_RAM:
  274. case R_IOU:
  275. case R_DMAC_RAM:
  276. case R_AFI0 ... R_AFI3 + AFI_LENGTH - 1:
  277. case R_OCM:
  278. case R_DEVCI_RAM:
  279. case R_CSG_RAM:
  280. case R_GPIOB_CTRL ... R_GPIOB_CFG_CMOS33:
  281. case R_GPIOB_CFG_HSTL:
  282. case R_GPIOB_DRVR_BIAS_CTRL:
  283. case R_DDRIOB ... R_DDRIOB + DDRIOB_LENGTH - 1:
  284. return true;
  285. default:
  286. return false;
  287. }
  288. }
  289. static uint64_t zynq_slcr_read(void *opaque, hwaddr offset,
  290. unsigned size)
  291. {
  292. ZynqSLCRState *s = opaque;
  293. offset /= 4;
  294. uint32_t ret = s->regs[offset];
  295. if (!zynq_slcr_check_offset(offset, true)) {
  296. qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid read access to "
  297. " addr %" HWADDR_PRIx "\n", offset * 4);
  298. }
  299. DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx32 "\n", offset * 4, ret);
  300. return ret;
  301. }
  302. static void zynq_slcr_write(void *opaque, hwaddr offset,
  303. uint64_t val, unsigned size)
  304. {
  305. ZynqSLCRState *s = (ZynqSLCRState *)opaque;
  306. offset /= 4;
  307. DB_PRINT("addr: %08" HWADDR_PRIx " data: %08" PRIx64 "\n", offset * 4, val);
  308. if (!zynq_slcr_check_offset(offset, false)) {
  309. qemu_log_mask(LOG_GUEST_ERROR, "zynq_slcr: Invalid write access to "
  310. "addr %" HWADDR_PRIx "\n", offset * 4);
  311. return;
  312. }
  313. switch (offset) {
  314. case R_SCL:
  315. s->regs[R_SCL] = val & 0x1;
  316. return;
  317. case R_LOCK:
  318. if ((val & 0xFFFF) == XILINX_LOCK_KEY) {
  319. DB_PRINT("XILINX LOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
  320. (unsigned)val & 0xFFFF);
  321. s->regs[R_LOCKSTA] = 1;
  322. } else {
  323. DB_PRINT("WRONG XILINX LOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
  324. (int)offset, (unsigned)val & 0xFFFF);
  325. }
  326. return;
  327. case R_UNLOCK:
  328. if ((val & 0xFFFF) == XILINX_UNLOCK_KEY) {
  329. DB_PRINT("XILINX UNLOCK 0xF8000000 + 0x%x <= 0x%x\n", (int)offset,
  330. (unsigned)val & 0xFFFF);
  331. s->regs[R_LOCKSTA] = 0;
  332. } else {
  333. DB_PRINT("WRONG XILINX UNLOCK KEY 0xF8000000 + 0x%x <= 0x%x\n",
  334. (int)offset, (unsigned)val & 0xFFFF);
  335. }
  336. return;
  337. }
  338. if (s->regs[R_LOCKSTA]) {
  339. qemu_log_mask(LOG_GUEST_ERROR,
  340. "SCLR registers are locked. Unlock them first\n");
  341. return;
  342. }
  343. s->regs[offset] = val;
  344. switch (offset) {
  345. case R_PSS_RST_CTRL:
  346. if (FIELD_EX32(val, PSS_RST_CTRL, SOFT_RST)) {
  347. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  348. }
  349. break;
  350. }
  351. }
  352. static const MemoryRegionOps slcr_ops = {
  353. .read = zynq_slcr_read,
  354. .write = zynq_slcr_write,
  355. .endianness = DEVICE_NATIVE_ENDIAN,
  356. };
  357. static void zynq_slcr_init(Object *obj)
  358. {
  359. ZynqSLCRState *s = ZYNQ_SLCR(obj);
  360. memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr",
  361. ZYNQ_SLCR_MMIO_SIZE);
  362. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
  363. }
  364. static const VMStateDescription vmstate_zynq_slcr = {
  365. .name = "zynq_slcr",
  366. .version_id = 2,
  367. .minimum_version_id = 2,
  368. .fields = (VMStateField[]) {
  369. VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS),
  370. VMSTATE_END_OF_LIST()
  371. }
  372. };
  373. static void zynq_slcr_class_init(ObjectClass *klass, void *data)
  374. {
  375. DeviceClass *dc = DEVICE_CLASS(klass);
  376. dc->vmsd = &vmstate_zynq_slcr;
  377. dc->reset = zynq_slcr_reset;
  378. }
  379. static const TypeInfo zynq_slcr_info = {
  380. .class_init = zynq_slcr_class_init,
  381. .name = TYPE_ZYNQ_SLCR,
  382. .parent = TYPE_SYS_BUS_DEVICE,
  383. .instance_size = sizeof(ZynqSLCRState),
  384. .instance_init = zynq_slcr_init,
  385. };
  386. static void zynq_slcr_register_types(void)
  387. {
  388. type_register_static(&zynq_slcr_info);
  389. }
  390. type_init(zynq_slcr_register_types)