msf2-sysreg.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * System Register block model of Microsemi SmartFusion2.
  3. *
  4. * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public License along
  12. * with this program; if not, see <http://www.gnu.org/licenses/>.
  13. */
  14. #include "qemu/osdep.h"
  15. #include "qapi/error.h"
  16. #include "qemu/log.h"
  17. #include "qemu/module.h"
  18. #include "hw/misc/msf2-sysreg.h"
  19. #include "hw/qdev-properties.h"
  20. #include "migration/vmstate.h"
  21. #include "qemu/error-report.h"
  22. #include "trace.h"
  23. static inline int msf2_divbits(uint32_t div)
  24. {
  25. int r = ctz32(div);
  26. return (div < 8) ? r : r + 1;
  27. }
  28. static void msf2_sysreg_reset(DeviceState *d)
  29. {
  30. MSF2SysregState *s = MSF2_SYSREG(d);
  31. s->regs[MSSDDR_PLL_STATUS_LOW_CR] = 0x021A2358;
  32. s->regs[MSSDDR_PLL_STATUS] = 0x3;
  33. s->regs[MSSDDR_FACC1_CR] = msf2_divbits(s->apb0div) << 5 |
  34. msf2_divbits(s->apb1div) << 2;
  35. }
  36. static uint64_t msf2_sysreg_read(void *opaque, hwaddr offset,
  37. unsigned size)
  38. {
  39. MSF2SysregState *s = opaque;
  40. uint32_t ret = 0;
  41. offset >>= 2;
  42. if (offset < ARRAY_SIZE(s->regs)) {
  43. ret = s->regs[offset];
  44. trace_msf2_sysreg_read(offset << 2, ret);
  45. } else {
  46. qemu_log_mask(LOG_GUEST_ERROR,
  47. "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__,
  48. offset << 2);
  49. }
  50. return ret;
  51. }
  52. static void msf2_sysreg_write(void *opaque, hwaddr offset,
  53. uint64_t val, unsigned size)
  54. {
  55. MSF2SysregState *s = opaque;
  56. uint32_t newval = val;
  57. offset >>= 2;
  58. switch (offset) {
  59. case MSSDDR_PLL_STATUS:
  60. trace_msf2_sysreg_write_pll_status();
  61. break;
  62. case ESRAM_CR:
  63. case DDR_CR:
  64. case ENVM_REMAP_BASE_CR:
  65. if (newval != s->regs[offset]) {
  66. qemu_log_mask(LOG_UNIMP,
  67. TYPE_MSF2_SYSREG": remapping not supported\n");
  68. }
  69. break;
  70. default:
  71. if (offset < ARRAY_SIZE(s->regs)) {
  72. trace_msf2_sysreg_write(offset << 2, newval, s->regs[offset]);
  73. s->regs[offset] = newval;
  74. } else {
  75. qemu_log_mask(LOG_GUEST_ERROR,
  76. "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__,
  77. offset << 2);
  78. }
  79. break;
  80. }
  81. }
  82. static const MemoryRegionOps sysreg_ops = {
  83. .read = msf2_sysreg_read,
  84. .write = msf2_sysreg_write,
  85. .endianness = DEVICE_NATIVE_ENDIAN,
  86. };
  87. static void msf2_sysreg_init(Object *obj)
  88. {
  89. MSF2SysregState *s = MSF2_SYSREG(obj);
  90. memory_region_init_io(&s->iomem, obj, &sysreg_ops, s, TYPE_MSF2_SYSREG,
  91. MSF2_SYSREG_MMIO_SIZE);
  92. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
  93. }
  94. static const VMStateDescription vmstate_msf2_sysreg = {
  95. .name = TYPE_MSF2_SYSREG,
  96. .version_id = 1,
  97. .minimum_version_id = 1,
  98. .fields = (VMStateField[]) {
  99. VMSTATE_UINT32_ARRAY(regs, MSF2SysregState, MSF2_SYSREG_MMIO_SIZE / 4),
  100. VMSTATE_END_OF_LIST()
  101. }
  102. };
  103. static Property msf2_sysreg_properties[] = {
  104. /* default divisors in Libero GUI */
  105. DEFINE_PROP_UINT8("apb0divisor", MSF2SysregState, apb0div, 2),
  106. DEFINE_PROP_UINT8("apb1divisor", MSF2SysregState, apb1div, 2),
  107. DEFINE_PROP_END_OF_LIST(),
  108. };
  109. static void msf2_sysreg_realize(DeviceState *dev, Error **errp)
  110. {
  111. MSF2SysregState *s = MSF2_SYSREG(dev);
  112. if ((s->apb0div > 32 || !is_power_of_2(s->apb0div))
  113. || (s->apb1div > 32 || !is_power_of_2(s->apb1div))) {
  114. error_setg(errp, "Invalid apb divisor value");
  115. error_append_hint(errp, "apb divisor must be a power of 2"
  116. " and maximum value is 32\n");
  117. }
  118. }
  119. static void msf2_sysreg_class_init(ObjectClass *klass, void *data)
  120. {
  121. DeviceClass *dc = DEVICE_CLASS(klass);
  122. dc->vmsd = &vmstate_msf2_sysreg;
  123. dc->reset = msf2_sysreg_reset;
  124. dc->props = msf2_sysreg_properties;
  125. dc->realize = msf2_sysreg_realize;
  126. }
  127. static const TypeInfo msf2_sysreg_info = {
  128. .name = TYPE_MSF2_SYSREG,
  129. .parent = TYPE_SYS_BUS_DEVICE,
  130. .class_init = msf2_sysreg_class_init,
  131. .instance_size = sizeof(MSF2SysregState),
  132. .instance_init = msf2_sysreg_init,
  133. };
  134. static void msf2_sysreg_register_types(void)
  135. {
  136. type_register_static(&msf2_sysreg_info);
  137. }
  138. type_init(msf2_sysreg_register_types)