2
0

armsse-cpuid.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * ARM SSE-200 CPU_IDENTITY register block
  3. *
  4. * Copyright (c) 2019 Linaro Limited
  5. * Written by Peter Maydell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 or
  9. * (at your option) any later version.
  10. */
  11. /*
  12. * This is a model of the "CPU_IDENTITY" register block which is part of the
  13. * Arm SSE-200 and documented in
  14. * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf
  15. *
  16. * It consists of one read-only CPUID register (set by QOM property), plus the
  17. * usual ID registers.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qemu/log.h"
  21. #include "qemu/module.h"
  22. #include "trace.h"
  23. #include "qapi/error.h"
  24. #include "hw/sysbus.h"
  25. #include "hw/registerfields.h"
  26. #include "hw/misc/armsse-cpuid.h"
  27. #include "hw/qdev-properties.h"
  28. REG32(CPUID, 0x0)
  29. REG32(PID4, 0xfd0)
  30. REG32(PID5, 0xfd4)
  31. REG32(PID6, 0xfd8)
  32. REG32(PID7, 0xfdc)
  33. REG32(PID0, 0xfe0)
  34. REG32(PID1, 0xfe4)
  35. REG32(PID2, 0xfe8)
  36. REG32(PID3, 0xfec)
  37. REG32(CID0, 0xff0)
  38. REG32(CID1, 0xff4)
  39. REG32(CID2, 0xff8)
  40. REG32(CID3, 0xffc)
  41. /* PID/CID values */
  42. static const int sysinfo_id[] = {
  43. 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */
  44. 0x58, 0xb8, 0x0b, 0x00, /* PID0..PID3 */
  45. 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */
  46. };
  47. static uint64_t armsse_cpuid_read(void *opaque, hwaddr offset,
  48. unsigned size)
  49. {
  50. ARMSSECPUID *s = ARMSSE_CPUID(opaque);
  51. uint64_t r;
  52. switch (offset) {
  53. case A_CPUID:
  54. r = s->cpuid;
  55. break;
  56. case A_PID4 ... A_CID3:
  57. r = sysinfo_id[(offset - A_PID4) / 4];
  58. break;
  59. default:
  60. qemu_log_mask(LOG_GUEST_ERROR,
  61. "SSE CPU_IDENTITY read: bad offset 0x%x\n", (int)offset);
  62. r = 0;
  63. break;
  64. }
  65. trace_armsse_cpuid_read(offset, r, size);
  66. return r;
  67. }
  68. static void armsse_cpuid_write(void *opaque, hwaddr offset,
  69. uint64_t value, unsigned size)
  70. {
  71. trace_armsse_cpuid_write(offset, value, size);
  72. qemu_log_mask(LOG_GUEST_ERROR,
  73. "SSE CPU_IDENTITY: write to RO offset 0x%x\n", (int)offset);
  74. }
  75. static const MemoryRegionOps armsse_cpuid_ops = {
  76. .read = armsse_cpuid_read,
  77. .write = armsse_cpuid_write,
  78. .endianness = DEVICE_LITTLE_ENDIAN,
  79. /* byte/halfword accesses are just zero-padded on reads and writes */
  80. .impl.min_access_size = 4,
  81. .impl.max_access_size = 4,
  82. .valid.min_access_size = 1,
  83. .valid.max_access_size = 4,
  84. };
  85. static Property armsse_cpuid_props[] = {
  86. DEFINE_PROP_UINT32("CPUID", ARMSSECPUID, cpuid, 0),
  87. DEFINE_PROP_END_OF_LIST()
  88. };
  89. static void armsse_cpuid_init(Object *obj)
  90. {
  91. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  92. ARMSSECPUID *s = ARMSSE_CPUID(obj);
  93. memory_region_init_io(&s->iomem, obj, &armsse_cpuid_ops,
  94. s, "armsse-cpuid", 0x1000);
  95. sysbus_init_mmio(sbd, &s->iomem);
  96. }
  97. static void armsse_cpuid_class_init(ObjectClass *klass, void *data)
  98. {
  99. DeviceClass *dc = DEVICE_CLASS(klass);
  100. /*
  101. * This device has no guest-modifiable state and so it
  102. * does not need a reset function or VMState.
  103. */
  104. dc->props = armsse_cpuid_props;
  105. }
  106. static const TypeInfo armsse_cpuid_info = {
  107. .name = TYPE_ARMSSE_CPUID,
  108. .parent = TYPE_SYS_BUS_DEVICE,
  109. .instance_size = sizeof(ARMSSECPUID),
  110. .instance_init = armsse_cpuid_init,
  111. .class_init = armsse_cpuid_class_init,
  112. };
  113. static void armsse_cpuid_register_types(void)
  114. {
  115. type_register_static(&armsse_cpuid_info);
  116. }
  117. type_init(armsse_cpuid_register_types);